欢迎访问ic37.com |
会员登录 免费注册
发布采购

XPC860PCZP50D3 参数 Datasheet PDF下载

XPC860PCZP50D3图片预览
型号: XPC860PCZP50D3
PDF下载: 下载PDF文件 查看货源
内容描述: 系列硬件规格 [Family Hardware Specifications]
分类和应用:
文件页数/大小: 76 页 / 805 K
品牌: MOTOROLA [ MOTOROLA ]
 浏览型号XPC860PCZP50D3的Datasheet PDF文件第51页浏览型号XPC860PCZP50D3的Datasheet PDF文件第52页浏览型号XPC860PCZP50D3的Datasheet PDF文件第53页浏览型号XPC860PCZP50D3的Datasheet PDF文件第54页浏览型号XPC860PCZP50D3的Datasheet PDF文件第56页浏览型号XPC860PCZP50D3的Datasheet PDF文件第57页浏览型号XPC860PCZP50D3的Datasheet PDF文件第58页浏览型号XPC860PCZP50D3的Datasheet PDF文件第59页  
SCC in NMSI Mode Electrical Specifications  
11.6 SCC in NMSI Mode Electrical Specifications  
Table 11-18 provides the NMSI external clock timing.  
Table 11-18. NMSI External Clock Timing  
All Frequencies  
Num  
Characteristic  
Unit  
Min  
Max  
1
100 RCLK1 and TCLK1 width high  
1/SYNCCLK  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
101 RCLK1 and TCLK1 width low  
1/SYNCCLK + 5  
102 RCLK1 and TCLK1 rise/fall time  
15.00  
50.00  
50.00  
103 TXD1 active delay (from TCLK1 falling edge)  
104 RTS1 active/inactive delay (from TCLK1 falling edge)  
105 CTS1 setup time to TCLK1 rising edge  
106 RXD1 setup time to RCLK1 rising edge  
0.00  
0.00  
5.00  
5.00  
5.00  
5.00  
2
107 RXD1 hold time from RCLK1 rising edge  
108 CD1 setup Time to RCLK1 rising edge  
1
2
The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater than or equal to 2.25/1.  
Also applies to CD and CTS hold time when they are used as an external sync signal.  
Table 11-19 provides the NMSI internal clock timing.  
Table 11-19. NMSI Internal Clock Timing  
All Frequencies  
Num  
Characteristic  
Unit  
Min  
Max  
1
100 RCLK1 and TCLK1 frequency  
0.00  
SYNCCLK/3  
MHz  
ns  
102 RCLK1 and TCLK1 rise/fall time  
30.00  
30.00  
103 TXD1 active delay (from TCLK1 falling edge)  
104 RTS1 active/inactive delay (from TCLK1 falling edge)  
105 CTS1 setup time to TCLK1 rising edge  
106 RXD1 setup time to RCLK1 rising edge  
0.00  
0.00  
40.00  
40.00  
0.00  
40.00  
ns  
ns  
ns  
ns  
2
107 RXD1 hold time from RCLK1 rising edge  
ns  
108 CD1 setup time to RCLK1 rising edge  
ns  
1
2
The ratios SYNCCLK/RCLK1 and SYNCCLK/TCLK1 must be greater or equal to 3/1.  
Also applies to CD and CTS hold time when they are used as an external sync signals.  
Figure 11-54 through Figure 11-56 show the NMSI timings.  
MOTOROLA  
MPC860 Family Hardware Specifications  
55  
 复制成功!