欢迎访问ic37.com |
会员登录 免费注册
发布采购

SDA9410-B13 参数 Datasheet PDF下载

SDA9410-B13图片预览
型号: SDA9410-B13
PDF下载: 下载PDF文件 查看货源
内容描述: 显示处理器,并采用扫描率转换器的嵌入式DRAM技术单位 [Display Processor and Scan Rate Converter using Embedded DRAM Technology Units]
分类和应用: 转换器动态存储器
文件页数/大小: 179 页 / 3137 K
品牌: MICRONAS [ MICRONAS ]
 浏览型号SDA9410-B13的Datasheet PDF文件第77页浏览型号SDA9410-B13的Datasheet PDF文件第78页浏览型号SDA9410-B13的Datasheet PDF文件第79页浏览型号SDA9410-B13的Datasheet PDF文件第80页浏览型号SDA9410-B13的Datasheet PDF文件第82页浏览型号SDA9410-B13的Datasheet PDF文件第83页浏览型号SDA9410-B13的Datasheet PDF文件第84页浏览型号SDA9410-B13的Datasheet PDF文件第85页  
SDA9410  
Preliminary Data Sheet  
Output sync controller (OSCM/S)  
I²C Bus  
Sub address  
Description  
parameter  
HOUTFR  
1: free run  
0: locked  
mode  
4Ah  
HOUT generator mode select  
CAPPM  
46h  
46h  
Reducing factor for the HORizontal WIDTH Master value of the  
master channel  
Number of active pixels per line = 8 * HORWIDTHM - 2*k  
00: k = 0  
01: k = 8  
10: k = 16  
11: k = 24  
CAPPS  
Reducing factor for the HORizontal WIDTH Slave value of the master  
channel  
Number of active pixels per line = 8 * HORWIDTHM - 2*k  
00: k = 0  
01: k = 8  
10: k = 16  
11: k = 24  
Table 68  
5.7.2  
Output write I²C Bus parameter  
VOUT generator  
The VOUT generator has two operation modes, which can be selected by the I²C Bus  
parameter VOUTFR. The VOUT signal is active high (VOUTPOL=0) for two output lines.  
In the freerunning-mode the VOUT signal is generated depending on the LPFOP I²C Bus  
parameter.  
In the locked-mode the VOUT signal is synchronized by the incoming V-Sync signal VIN  
(means the internal VIN delayed by the I²C Bus parameter OPDELM, compare "Input  
sync controller (ISCM/ISCS)" on page 22). The RMODE I²C Bus parameter (line-  
scanning pattern mode 1: progressive, 0: interlaced) determines the scan rate  
conversion mode. If RMODE=1, then for each incoming V-sync signal VIN an outgoing  
V-sync signal VOUT has to be generated (e.g. 50 Hz interlaced to 50 Hz progressive  
scan rate conversion). If RMODE=0, then during one incoming V-Sync signal, two VOUT  
pulses have to be generated (e.g. 50 Hz interlaced to 100 Hz interlaced scan rate  
conversion).  
81  
Micronas  
 复制成功!