欢迎访问ic37.com |
会员登录 免费注册
发布采购

N25Q128A11B1241F 参数 Datasheet PDF下载

N25Q128A11B1241F图片预览
型号: N25Q128A11B1241F
PDF下载: 下载PDF文件 查看货源
内容描述: 128兆位, 1.8 V ,多个I / O , 4 KB的界别分组擦除引导扇区, XIP启用,串行闪存与108 MHz的SPI总线接口 [128-Mbit, 1.8 V, multiple I/O, 4-Kbyte subsector erase on boot sectors, XiP enabled, serial flash memory with 108 MHz SPI bus interface]
分类和应用: 闪存
文件页数/大小: 185 页 / 5874 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号N25Q128A11B1241F的Datasheet PDF文件第77页浏览型号N25Q128A11B1241F的Datasheet PDF文件第78页浏览型号N25Q128A11B1241F的Datasheet PDF文件第79页浏览型号N25Q128A11B1241F的Datasheet PDF文件第80页浏览型号N25Q128A11B1241F的Datasheet PDF文件第82页浏览型号N25Q128A11B1241F的Datasheet PDF文件第83页浏览型号N25Q128A11B1241F的Datasheet PDF文件第84页浏览型号N25Q128A11B1241F的Datasheet PDF文件第85页  
N25Q128 - 1.8 V  
Instructions  
Figure 11. Read Data Bytes instruction and data-out sequence  
S
C
0
1
2
3
4
5
6
7
8
9
10  
28 29 30 31 32 33 34 35 36 37 38 39  
Instruction  
24-bit address (1)  
23 22 21  
MSB  
3
2
1
0
DQ0  
DQ1  
Data out 1  
Data out 2  
7
High Impedance  
2
7
6
5
4
3
1
0
MSB  
AI13736b  
9.1.3  
Read Data Bytes at Higher Speed (FAST_READ)  
The device is first selected by driving Chip Select (S) Low. The instruction code for the Read  
Data Bytes at Higher Speed (FAST_READ) instruction is followed by a 3-byte address (A23-  
A0) and a dummy byte, each bit being latched-in during the rising edge of Serial Clock (C).  
Then the memory contents, at that address, are shifted out on Serial Data output (DQ1) at a  
maximum frequency fC, during the falling edge of Serial Clock (C).  
The first byte addressed can be at any location. The address is automatically incremented  
to the next higher address after each byte of data is shifted out. The whole memory can,  
therefore, be read with a single Read Data Bytes at Higher Speed (FAST_READ)  
instruction. When the highest address is reached, the address counter rolls over to  
000000h, allowing the read sequence to be continued indefinitely.  
The Read Data Bytes at Higher Speed (FAST_READ) instruction is terminated by driving  
Chip Select (S) High. Chip Select (S) can be driven High at any time during data output. Any  
Read Data Bytes at Higher Speed (FAST_READ) instruction, while an Erase, Program or  
Write cycle is in progress, is rejected without having any effects on the cycle that is in  
progress.  
81/185  
 复制成功!