256Mb: x4, x8, x16 SDRAM
Clock Suspend
Clock Suspend
The clock suspend mode occurs when a column access/burst is in progress and CKE is
registered LOW. In the clock suspend mode, the internal clock is deactivated, freezing
the synchronous logic.
For each positive clock edge on which CKE is sampled LOW, the next internal positive
clock edge is suspended. Any command or data present on the input balls when an in-
ternal clock edge is suspended will be ignored; any data present on the DQ balls re-
mains driven; and burst counters are not incremented, as long as the clock is suspen-
ded.
Exit clock suspend mode by registering CKE HIGH; the internal clock and related opera-
tion will resume on the subsequent positive clock edge.
Figure 55: Clock Suspend During WRITE Burst
T0
T1
T2
T3
T4
T5
CLK
CKE
Internal
clock
NOP
WRITE
NOP
NOP
Command
Address
DIN
Bank,
Col n
D
D
D
IN
IN
IN
Don’t Care
1. For this example, BL = 4 or greater, and DQM is LOW.
Note:
PDF: 09005aef8091e6d1
256Mb_sdr.pdf - Rev. R 10/12 EN
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 1999 Micron Technology, Inc. All rights reserved.
84