欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT16HTF25664AY-667E1 参数 Datasheet PDF下载

MT16HTF25664AY-667E1图片预览
型号: MT16HTF25664AY-667E1
PDF下载: 下载PDF文件 查看货源
内容描述: 512MB , 1GB , 2GB , 4GB ( 64位, DR ) 240针DDR2 UDIMM [512MB, 1GB, 2GB, 4GB (x64, DR) 240-Pin DDR2 UDIMM]
分类和应用: 内存集成电路动态存储器双倍数据速率
文件页数/大小: 24 页 / 460 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第5页浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第6页浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第7页浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第8页浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第10页浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第11页浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第12页浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第13页  
512MB, 1GB, 2GB, 4GB (x64, DR) 240-Pin DDR2 UDIMM
General Description
General Description
DDR2 SDRAM modules are high-speed, CMOS dynamic random access memory mod-
ules that use internally configured 4 or 8-bank DDR2 SDRAM devices. DDR2 SDRAM
modules use DDR architecture to achieve high-speed operation. DDR2 architecture is
essentially a 4n-prefetch architecture with an interface designed to transfer two data
words per clock cycle at the I/O pins. A single read or write access for the DDR2 SDRAM
module effectively consists of a single 4n-bit-wide, one-clock-cycle data transfer at the
internal DRAM core and eight corresponding
n-bit-wide,
one-half-clock-cycle data trans-
fers at the I/O pins.
DDR2 modules use two sets of differential signals: DQS, DQS# to capture data and CK
and CK# to capture commands, addresses, and control signals. Differential clocks and
data strobes ensure exceptional noise immunity for these signals and provide precise
crossing points to capture input signals. A bidirectional data strobe (DQS, DQS#) is trans-
mitted externally, along with data, for use in data capture at the receiver. DQS is a
strobe transmitted by the DDR2 SDRAM device during READs and by the memory con-
troller during WRITEs. DQS is edge-aligned with data for READs and center-aligned
with data for WRITEs.
DDR2 SDRAM modules operate from a differential clock (CK and CK#); the crossing of
CK going HIGH and CK# going LOW will be referred to as the positive edge of CK. Com-
mands (address and control signals) are registered at every positive edge of CK. Input
data is registered on both edges of DQS, and output data is referenced to both edges of
DQS, as well as to both edges of CK.
Serial Presence-Detect EEPROM Operation
DDR2 SDRAM modules incorporate serial presence-detect. The SPD data is stored in a
256-byte EEPROM. The first 128 bytes are programmed by Micron to identify the mod-
ule type and various SDRAM organizations and timing parameters. The remaining 128
bytes of storage are available for use by the customer. System READ/WRITE operations
between the master (system logic) and the slave EEPROM device occur via a standard
I
2
C bus using the DIMM’s SCL (clock) SDA (data), and SA (address) pins. Write protect
(WP) is connected to V
SS
, permanently disabling hardware write protection.
PDF: 09005aef80f09084
htf16c64_128_256x64ay.pdf - Rev. G 3/10 EN
9
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2003 Micron Technology, Inc. All rights reserved.