欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT16HTF25664AY-667E1 参数 Datasheet PDF下载

MT16HTF25664AY-667E1图片预览
型号: MT16HTF25664AY-667E1
PDF下载: 下载PDF文件 查看货源
内容描述: 512MB , 1GB , 2GB , 4GB ( 64位, DR ) 240针DDR2 UDIMM [512MB, 1GB, 2GB, 4GB (x64, DR) 240-Pin DDR2 UDIMM]
分类和应用: 内存集成电路动态存储器双倍数据速率
文件页数/大小: 24 页 / 460 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第1页浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第2页浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第3页浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第4页浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第6页浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第7页浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第8页浏览型号MT16HTF25664AY-667E1的Datasheet PDF文件第9页  
512MB, 1GB, 2GB, 4GB (x64, DR) 240-Pin DDR2 UDIMM
Pin Descriptions
Pin Descriptions
The pin description table below is a comprehensive list of all possible pins for all DDR2
modules. All pins listed may not be supported on this module. See Pin Assignments for
information specific to this module.
Table 8: Pin Descriptions
Symbol
Ax
Type
Input
Description
Address inputs:
Provide the row address for ACTIVE commands, and the column ad-
dress and auto precharge bit (A10) for READ/WRITE commands, to select one location
out of the memory array in the respective bank. A10 sampled during a PRECHARGE
command determines whether the PRECHARGE applies to one bank (A10 LOW, bank
selected by BAx) or all banks (A10 HIGH). The address inputs also provide the op-code
during a LOAD MODE command. See the Pin Assignments Table for density-specific
addressing information.
Bank address inputs:
Define the device bank to which an ACTIVE, READ, WRITE, or
PRECHARGE command is being applied. BA define which mode register (MR0, MR1,
MR2, and MR3) is loaded during the LOAD MODE command.
Clock:
Differential clock inputs. All control, command, and address input signals are
sampled on the crossing of the positive edge of CK and the negative edge of CK#.
Clock enable:
Enables (registered HIGH) and disables (registered LOW) internal circui-
try and clocks on the DDR2 SDRAM.
Data mask (x8 devices only):
DM is an input mask signal for write data. Input data
is masked when DM is sampled HIGH, along with that input data, during a write ac-
cess. Although DM pins are input-only, DM loading is designed to match that of the
DQ and DQS pins.
On-die termination:
Enables (registered HIGH) and disables (registered LOW) termi-
nation resistance internal to the DDR2 SDRAM. When enabled in normal operation,
ODT is only applied to the following pins: DQ, DQS, DQS#, DM, and CB. The ODT input
will be ignored if disabled via the LOAD MODE command.
Parity input:
Parity bit for Ax, RAS#, CAS#, and WE#.
Command inputs:
RAS#, CAS#, and WE# (along with S#) define the command being
entered.
Reset:
Asynchronously forces all registered outputs LOW when RESET# is LOW. This
signal can be used during power-up to ensure that CKE is LOW and DQ are High-Z.
Chip select:
Enables (registered LOW) and disables (registered HIGH) the command
decoder.
Serial address inputs:
Used to configure the SPD EEPROM address range on the I
2
C
bus.
Serial clock for SPD EEPROM:
Used to synchronize communication to and from the
SPD EEPROM on the I
2
C bus.
Check bits.
Used for system error detection and correction.
Data input/output:
Bidirectional data bus.
Data strobe:
Travels with the DQ and is used to capture DQ at the DRAM or the con-
troller. Output with read data; input with write data for source synchronous opera-
tion. DQS# is only used when differential data strobe mode is enabled via the LOAD
MODE command.
BAx
Input
CKx,
CK#x
CKEx
DMx,
Input
Input
Input
ODTx
Input
Par_In
RAS#, CAS#, WE#
RESET#
S#x
SAx
SCL
CBx
DQx
DQSx,
DQS#x
Input
Input
Input
Input
Input
Input
I/O
I/O
I/O
PDF: 09005aef80f09084
htf16c64_128_256x64ay.pdf - Rev. G 3/10 EN
5
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2003 Micron Technology, Inc. All rights reserved.