欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC24FJ32GA104T-I/PT 参数 Datasheet PDF下载

PIC24FJ32GA104T-I/PT图片预览
型号: PIC24FJ32GA104T-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 44分之28引脚, 16位通用闪存微控制器采用nanoWatt XLP技术 [28/44-Pin, 16-Bit General Purpose Flash Microcontrollers with nanoWatt XLP Technology]
分类和应用: 闪存微控制器
文件页数/大小: 308 页 / 2416 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC24FJ32GA104T-I/PT的Datasheet PDF文件第112页浏览型号PIC24FJ32GA104T-I/PT的Datasheet PDF文件第113页浏览型号PIC24FJ32GA104T-I/PT的Datasheet PDF文件第114页浏览型号PIC24FJ32GA104T-I/PT的Datasheet PDF文件第115页浏览型号PIC24FJ32GA104T-I/PT的Datasheet PDF文件第117页浏览型号PIC24FJ32GA104T-I/PT的Datasheet PDF文件第118页浏览型号PIC24FJ32GA104T-I/PT的Datasheet PDF文件第119页浏览型号PIC24FJ32GA104T-I/PT的Datasheet PDF文件第120页  
PIC24FJ64GA104 FAMILY  
9.2.4.10  
Power-on Resets (PORs)  
9.2.4.11  
Summary of Deep Sleep Sequence  
VDD voltage is monitored to produce PORs. Since exit-  
ing from Deep Sleep functionally looks like a POR, the  
technique described in Section 9.2.4.9 “Checking  
and Clearing the Status of Deep Sleep” should be  
used to distinguish between Deep Sleep and a true  
POR event.  
To review, these are the necessary steps involved in  
invoking and exiting Deep Sleep mode:  
1. Device exits Reset and begins to execute its  
application code.  
2. If DSWDT functionality is required, program the  
appropriate Configuration bit.  
When a true POR occurs, the entire device, including  
all Deep Sleep logic (Deep Sleep registers, RTCC,  
DSWDT, etc.) is reset.  
3. Select the appropriate clock(s) for the DSWDT  
and RTCC (optional).  
4. Enable and configure the RTCC (optional).  
5. Write context data to the DSGPRx registers  
(optional).  
6. Enable the INT0 interrupt (optional).  
7. Set the DSEN bit in the DSCON register.  
8. Enter Deep Sleep by issuing  
a
PWRSV  
#SLEEP_MODEcommand.  
9. Device exits Deep Sleep when a wake-up event  
occurs.  
10. The DSEN bit is automatically cleared.  
11. Read and clear the DPSLP status bit in RCON,  
and the DSWAKE status bits.  
12. Read the DSGPRx registers (optional).  
13. Once all state related configurations are  
complete, clear the RELEASE bit.  
14. Application resumes normal operation.  
DS39951C-page 116  
2010 Microchip Technology Inc.  
 复制成功!