欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F4580-I/PT 参数 Datasheet PDF下载

PIC18F4580-I/PT图片预览
型号: PIC18F4580-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器与ECAN技术, 10位A / D和纳瓦技术 [28/40/44-Pin Enhanced Flash Microcontrollers with ECAN Technology, 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 490 页 / 8912 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F4580-I/PT的Datasheet PDF文件第199页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第200页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第201页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第202页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第204页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第205页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第206页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第207页  
PIC18F2480/2580/4480/4580  
REGISTER 18-5: SSPCON2: MSSP CONTROL REGISTER 2 (I2C™ MODE)  
R/W-0  
GCEN  
R/W-0  
R/W-0  
ACKDT(1)  
R/W-0  
ACKEN(2)  
R/W-0  
RCEN(2)  
R/W-0  
PEN(2)  
R/W-0  
RSEN(2)  
R/W-0  
SEN(2)  
ACKSTAT  
bit 7  
bit 0  
Legend:  
R = Readable bit  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
-n = Value at POR  
bit 7  
bit 6  
bit 5  
bit 4  
GCEN: General Call Enable bit (Slave mode only)  
1= Enables interrupt when a general call address (0000h) is received in the SSPSR  
0= General call address disabled  
ACKSTAT: Acknowledge Status bit (Master Transmit mode only)  
1= Acknowledge was not received from slave  
0= Acknowledge was received from slave  
ACKDT: Acknowledge Data bit (Master Receive mode only)(1)  
1= Not Acknowledge  
0= Acknowledge  
ACKEN: Acknowledge Sequence Enable bit (Master Receive mode only)(2)  
1= Initiates Acknowledge sequence on SDA and SCL pins and transmits the ACKDT data bit.  
Automatically cleared by hardware.  
0= Acknowledge sequence Idle  
bit 3  
bit 2  
bit 1  
bit 0  
RCEN: Receive Enable bit (Master mode only)(2)  
1= Enables Receive mode for I2C  
0= Receive Idle  
PEN: Stop Condition Enable bit (Master mode only)(2)  
1= Initiates Stop condition on SDA and SCL pins. Automatically cleared by hardware.  
0= Stop condition Idle  
RSEN: Repeated Start Condition Enable bit (Master mode only(2)  
1= Initiates Repeated Start condition on SDA and SCL pins. Automatically cleared by hardware.  
0= Repeated Start condition Idle  
SEN: Start Condition Enable/Stretch Enable bit(2)  
In Master mode:  
1= Initiates Start condition on SDA and SCL pins. Automatically cleared by hardware.  
0= Start condition Idle  
In Slave mode:  
1= Clock stretching is enabled for both slave transmit and slave receive (stretch enabled)  
0= Clock stretching is disabled  
Note 1: Value that will be transmitted when the user initiates an Acknowledge sequence at the end of a receive.  
2: For bits, ACKEN, RCEN, PEN, RSEN, SEN: If the I2C module is not in the Idle mode, these bits may not  
be set (no spooling) and the SSPBUF may not be written (or writes to the SSPBUF are disabled).  
© 2009 Microchip Technology Inc.  
DS39637D-page 203  
 复制成功!