欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F8620-I/PT 参数 Datasheet PDF下载

PIC18F8620-I/PT图片预览
型号: PIC18F8620-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 八十〇分之六十四引脚高性能1 Mbit的增强型闪存微控制器与A / D [64/80-Pin High Performance 1 Mbit Enhanced FLASH Microcontrollers with A/D]
分类和应用: 闪存微控制器和处理器外围集成电路PC时钟
文件页数/大小: 366 页 / 6797 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F8620-I/PT的Datasheet PDF文件第159页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第160页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第161页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第162页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第164页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第165页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第166页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第167页  
PIC18FXX20  
17.3.3  
ENABLING SPI I/O  
17.3.4  
TYPICAL CONNECTION  
To enable the serial port, SSP Enable bit, SSPEN  
(SSPCON1<5>), must be set. To reset or reconfigure  
SPI mode, clear the SSPEN bit, re-initialize the  
SSPCON registers, and then set the SSPEN bit. This  
configures the SDI, SDO, SCK, and SS pins as serial  
port pins. For the pins to behave as the serial port func-  
tion, some must have their data direction bits (in the  
TRIS register) appropriately programmed as follows:  
• SDI is automatically controlled by the SPI module  
• SDO must have TRISC<5> bit cleared  
• SCK (Master mode) must have TRISC<3> bit  
cleared  
Figure 17-2 shows a typical connection between two  
microcontrollers. The master controller (Processor 1)  
initiates the data transfer by sending the SCK signal.  
Data is shifted out of both shift registers on their pro-  
grammed clock edge, and latched on the opposite  
edge of the clock. Both processors should be pro-  
grammed to the same Clock Polarity (CKP), then both  
controllers would send and receive data at the same  
time. Whether the data is meaningful (or dummy data)  
depends on the application software. This leads to  
three scenarios for data transmission:  
• Master sends data — Slave sends dummy data  
• Master sends data — Slave sends data  
• Master sends dummy data — Slave sends data  
• SCK (Slave mode) must have TRISC<3> bit set  
• SS must have TRISF<7> bit set  
Any serial port function that is not desired may be  
overridden by programming the corresponding data  
direction (TRIS) register to the opposite value.  
FIGURE 17-2:  
SPI MASTER/SLAVE CONNECTION  
SPI Master SSPM3:SSPM0 = 00xxb  
SPI Slave SSPM3:SSPM0 = 010xb  
SDO  
SDI  
Serial Input Buffer  
(SSPBUF)  
Serial Input Buffer  
(SSPBUF)  
SDI  
SDO  
Shift Register  
(SSPSR)  
Shift Register  
(SSPSR)  
LSb  
MSb  
MSb  
LSb  
Serial Clock  
SCK  
SCK  
PROCESSOR 1  
PROCESSOR 2  
2003 Microchip Technology Inc.  
Advance Information  
DS39609A-page 161  
 复制成功!