欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F2320-I/SP 参数 Datasheet PDF下载

PIC18F2320-I/SP图片预览
型号: PIC18F2320-I/SP
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚高性能,增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin High-Performance, Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 388 页 / 6899 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F2320-I/SP的Datasheet PDF文件第286页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第287页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第288页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第289页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第291页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第292页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第293页浏览型号PIC18F2320-I/SP的Datasheet PDF文件第294页  
PIC18F2220/2320/4220/4320  
RLNCF  
Rotate Left f (no carry)  
RRCF  
Rotate Right f through Carry  
Syntax:  
[ label ] RLNCF f [,d [,a]]  
Syntax:  
[ label ] RRCF f [,d [,a]]  
Operands:  
0 f 255  
d [0,1]  
a [0,1]  
Operands:  
0 f 255  
d [0,1]  
a [0,1]  
Operation:  
(f<n>) dest<n+1>,  
(f<7>) dest<0>  
Operation:  
(f<n>) dest<n-1>,  
(f<0>) C,  
(C) dest<7>  
Status Affected:  
Encoding:  
N, Z  
Status Affected:  
Encoding:  
C, N, Z  
0100  
01da  
ffff  
ffff  
0011  
00da  
ffff  
ffff  
Description:  
The contents of register ‘f’ are  
rotated one bit to the left. If ‘d’ is ‘0’,  
the result is placed in W. If ‘d’ is ‘1’,  
the result is stored back in register  
‘f’ (default). If ‘a’ is ‘0’, the Access  
Bank will be selected, overriding  
the BSR value. If ‘a’ is ‘1’, then the  
bank will be selected as per the  
BSR value (default).  
Description:  
The contents of register ‘f’ are  
rotated one bit to the right through  
the Carry Flag. If ‘d’ is ‘0’, the result  
is placed in W. If ‘d’ is ‘1’, the result  
is placed back in register ‘f’  
(default). If ‘a’ is ‘0’, the Access  
Bank will be selected, overriding  
the BSR value. If ‘a’ is ‘1’, then the  
bank will be selected as per the  
BSR value (default).  
register f  
Words:  
Cycles:  
1
1
register f  
C
Words:  
Cycles:  
1
1
Q Cycle Activity:  
Q1  
Q2  
Q3  
Q4  
Q Cycle Activity:  
Q1  
Decode  
Read  
register ‘f’  
Process  
Data  
Write to  
destination  
Q2  
Q3  
Q4  
Decode  
Read  
register ‘f’  
Process  
Data  
Write to  
destination  
RLNCF  
REG  
Example:  
Before Instruction  
RRCF  
REG, W  
Example:  
REG  
=
1010 1011  
0101 0111  
After Instruction  
Before Instruction  
REG  
=
REG  
C
=
=
1110 0110  
0
After Instruction  
REG  
=
1110 0110  
W
C
=
=
0111 0011  
0
DS39599C-page 288  
2003 Microchip Technology Inc.  
 复制成功!