PIC16F688
4.2.5.4
RA3/MCLR/VPP
4.2.5.5
RA4/AN3/T1G/OSC2/CLKOUT
Figure 4-4 shows the diagram for this pin. The RA3 pin
is configurable to function as one of the following:
Figure 4-5 shows the diagram for this pin. The RA4 pin
is configurable to function as one of the following:
• a general purpose input
• a general purpose I/O
• an analog input for the A/D
• a Timer1 gate input
• as Master Clear Reset with weak pull-up
FIGURE 4-4:
BLOCK DIAGRAM OF RA3
• a crystal/resonator connection
• a clock output
VDD
MCLRE
Weak
FIGURE 4-5:
BLOCK DIAGRAM OF RA4
Analog(3)
Input Mode
Data Bus
MCLRE
Reset
Input
pin
CLK(1)
Modes
VDD
Data Bus
D
RD
TRISA
VSS
Q
Q
MCLRE
VSS
WR
CK
Weak
RD
PORTA
WPUA
D
Q
Q
RAPU
RD
WPUA
Q
Q
D
Oscillator
Circuit
CK
WR
IOCA
OSC1
Q3
EN
VDD
CLKOUT
Enable
RD
IOCA
D
Fosc/4
1
0
D
Q
Q
EN
Interrupt-on-
change
I/O pin
WR
CK
PORTA
CLKOUT
Enable
RD PORTA
VSS
D
Q
Q
INTOSC/
RC/EC(2)
WR
TRISA
CK
CLKOUT
Enable
RD
Analog(3)
TRISA
Input Mode
RD
PORTA
D
Q
Q
Q
D
D
CK
WR
IOCA
Q3
EN
RD
IOCA
Q
EN
Interrupt-on-
change
RD PORTA
To T1G
To A/D Converter
Note 1: CLK modes are XT, HS, LP, LPTMR1 and CLKOUT
Enable.
2: With CLKOUT option.
3: Analog Input mode is ANSEL.
© 2007 Microchip Technology Inc.
DS41203C-page 39