欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F777-I/PT 参数 Datasheet PDF下载

PIC16F777-I/PT图片预览
型号: PIC16F777-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚, 8位CMOS闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin, 8-Bit CMOS Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器
文件页数/大小: 276 页 / 4898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F777-I/PT的Datasheet PDF文件第95页浏览型号PIC16F777-I/PT的Datasheet PDF文件第96页浏览型号PIC16F777-I/PT的Datasheet PDF文件第97页浏览型号PIC16F777-I/PT的Datasheet PDF文件第98页浏览型号PIC16F777-I/PT的Datasheet PDF文件第100页浏览型号PIC16F777-I/PT的Datasheet PDF文件第101页浏览型号PIC16F777-I/PT的Datasheet PDF文件第102页浏览型号PIC16F777-I/PT的Datasheet PDF文件第103页  
PIC16F7X7  
10.3.3  
ENABLING SPI I/O  
10.3.4  
TYPICAL CONNECTION  
To enable the serial port, SSP Enable bit, SSPEN  
(SSPCON<5>), must be set. To reset or reconfigure  
SPI mode, clear the SSPEN bit, reinitialize the  
SSPCON registers and then set the SSPEN bit. This  
configures the SDI, SDO, SCK and SS pins as serial  
port pins. For the pins to behave as the serial port  
function, some must have their data direction bits (in  
the TRIS register) appropriately programmed. That is:  
Figure 10-2 shows a typical connection between two  
microcontrollers. The master controller (Processor 1)  
initiates the data transfer by sending the SCK signal.  
Data is shifted out of both shift registers on their pro-  
grammed clock edge and latched on the opposite edge  
of the clock. Both processors should be programmed to  
the same Clock Polarity (CKP), then both controllers  
would send and receive data at the same time.  
Whether the data is meaningful (or dummy data)  
depends on the application software. This leads to  
three scenarios for data transmission:  
• SDI is automatically controlled by the SPI module  
• SDO must have TRISC<5> bit cleared  
• SCK (Master mode) must have TRISC<3> bit  
cleared  
• Master sends data – Slave sends dummy data  
• Master sends data – Slave sends data  
• SCK (Slave mode) must have TRISC<3> bit set  
• SS must have TRISA<5> bit set  
• Master sends dummy data – Slave sends data  
Any serial port function that is not desired may be  
overridden by programming the corresponding data  
direction (TRIS) register to the opposite value.  
FIGURE 10-2:  
SPI™ MASTER/SLAVE CONNECTION  
SPI™ Master SSPM3:SSPM0 = 00xxb  
SPI™ Slave SSPM3:SSPM0 = 010xb  
SDO  
SDI  
Serial Input Buffer  
(SSPBUF)  
Serial Input Buffer  
(SSPBUF)  
SDI  
SDO  
Shift Register  
(SSPSR)  
Shift Register  
(SSPSR)  
LSb  
MSb  
MSb  
LSb  
Serial Clock  
SCK  
SCK  
PROCESSOR 1  
PROCESSOR 2  
2004 Microchip Technology Inc.  
DS30498C-page 97  
 复制成功!