欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16C72A-04/SP 参数 Datasheet PDF下载

PIC16C72A-04/SP图片预览
型号: PIC16C72A-04/SP
PDF下载: 下载PDF文件 查看货源
内容描述: 28引脚8位CMOS微控制器 [28-Pin 8-Bit CMOS Microcontrollers]
分类和应用: 微控制器
文件页数/大小: 120 页 / 1994 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16C72A-04/SP的Datasheet PDF文件第9页浏览型号PIC16C72A-04/SP的Datasheet PDF文件第10页浏览型号PIC16C72A-04/SP的Datasheet PDF文件第11页浏览型号PIC16C72A-04/SP的Datasheet PDF文件第12页浏览型号PIC16C72A-04/SP的Datasheet PDF文件第14页浏览型号PIC16C72A-04/SP的Datasheet PDF文件第15页浏览型号PIC16C72A-04/SP的Datasheet PDF文件第16页浏览型号PIC16C72A-04/SP的Datasheet PDF文件第17页  
PIC16C62B/72A  
2.2.2.3  
INTCON REGISTER  
Note: Interrupt flag bits are set when an interrupt  
condition occurs, regardless of the state of  
its corresponding enable bit or the global  
enable bit, GIE (INTCON<7>). User soft-  
ware should ensure the appropriate inter-  
rupt flag bits are clear prior to enabling an  
interrupt.  
The INTCON Register is a readable and writable regis-  
ter, which contains various interrupt enable and flag  
bits for the TMR0 register overflow, RB Port change  
and External RB0/INT pin interrupts.  
REGISTER 2-3: INTCON REGISTER (ADDRESS 0Bh, 8Bh)  
R/W-0  
GIE  
R/W-0  
PEIE  
R/W-0  
T0IE  
R/W-0  
INTE  
R/W-0  
RBIE  
R/W-0  
T0IF  
R/W-0  
INTF  
R/W-x  
RBIF  
R
= Readable bit  
W = Writable bit  
- n = Value at POR reset  
bit7  
bit0  
bit 7:  
GIE: Global Interrupt Enable bit  
1= Enables all un-masked interrupts  
0= Disables all interrupts  
bit 6:  
bit 5:  
bit 4:  
bit 3:  
bit 2:  
bit 1:  
bit 0:  
PEIE: Peripheral Interrupt Enable bit  
1= Enables all un-masked peripheral interrupts  
0= Disables all peripheral interrupts  
T0IE: TMR0 Overflow Interrupt Enable bit  
1= Enables the TMR0 interrupt  
0= Disables the TMR0 interrupt  
IINTE: RB0/INT External Interrupt Enable bit  
1= Enables the RB0/INT external interrupt  
0= Disables the RB0/INT external interrupt  
RBIE: RB Port Change Interrupt Enable bit  
1= Enables the RB port change interrupt  
0= Disables the RB port change interrupt  
T0IF: TMR0 Overflow Interrupt Flag bit  
1= TMR0 register has overflowed (software must clear bit)  
0= TMR0 register did not overflow  
INTF: RB0/INT External Interrupt Flag bit  
1= The RB0/INT external interrupt occurred (software must clear bit)  
0= The RB0/INT external interrupt did not occur  
RBIF: RB Port Change Interrupt Flag bit  
1= At least one of the RB7:RB4 input pins have changed state (clear by reading PORTB)  
0= None of the RB7:RB4 input pins have changed state  
1999 Microchip Technology Inc.  
Preliminary  
DS35008B-page 13  
 复制成功!