欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC12F635-I/SN 参数 Datasheet PDF下载

PIC12F635-I/SN图片预览
型号: PIC12F635-I/SN
PDF下载: 下载PDF文件 查看货源
内容描述: 8月14日引脚,基于闪存的8位CMOS微控制器采用纳瓦技术 [8/14-Pin, Flash-Based 8-Bit CMOS Microcontrollers with nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 234 页 / 3856 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC12F635-I/SN的Datasheet PDF文件第141页浏览型号PIC12F635-I/SN的Datasheet PDF文件第142页浏览型号PIC12F635-I/SN的Datasheet PDF文件第143页浏览型号PIC12F635-I/SN的Datasheet PDF文件第144页浏览型号PIC12F635-I/SN的Datasheet PDF文件第146页浏览型号PIC12F635-I/SN的Datasheet PDF文件第147页浏览型号PIC12F635-I/SN的Datasheet PDF文件第148页浏览型号PIC12F635-I/SN的Datasheet PDF文件第149页  
PIC12F635/PIC16F636/639  
A new prescaler has been added to the path between  
the INTRC and the multiplexers used to select the path  
for the WDT. This prescaler is 16 bits and can be  
programmed to divide the INTRC by 32 to 65536,  
giving the WDT a nominal range of 1 ms to 268s.  
12.11 Watchdog Timer (WDT)  
The PIC12F635/PIC16F636/639 WDT is code and  
functionally compatible with other PIC16F WDT  
modules and adds a 16-bit prescaler to the WDT. This  
allows the user to have a scaler value for the WDT and  
TMR0 at the same time. In addition, the WDT time-out  
value can be extended to 268 seconds. WDT is cleared  
under certain conditions described in Table 12-7.  
12.11.2 WDT CONTROL  
The WDTE bit is located in the Configuration Word  
register. When set, the WDT runs continuously.  
12.11.1 WDT OSCILLATOR  
When the WDTE bit in the Configuration Word register  
is set, the SWDTEN bit of the WDTCON register has no  
effect. If WDTE is clear, then the SWDTEN bit can be  
used to enable and disable the WDT. Setting the bit will  
enable it and clearing the bit will disable it.  
The WDT derives its time base from the 31 kHz  
LFINTOSC. The LTS bit does not reflect that the  
LFINTOSC is enabled.  
The value of WDTCON is ‘---0 1000’ on all Resets.  
This gives a nominal time base of 16 ms, which is  
compatible with the time base generated with previous  
PIC12F635/PIC16F636/639 microcontroller versions.  
The PSA and PS<2:0> bits of the OPTION register  
have the same function as in previous versions of the  
PIC16F family of microcontrollers. See Section 5.0  
“Timer0 Module” for more information.  
Note:  
When the Oscillator Start-up Timer (OST)  
is invoked, the WDT is held in Reset,  
because the WDT Ripple Counter is used  
by the OST to perform the oscillator delay  
count. When the OST count has expired,  
the WDT will begin counting (if enabled).  
FIGURE 12-9:  
WATCHDOG TIMER BLOCK DIAGRAM  
0
1
From TMR0 Clock Source  
Prescaler(1)  
16-bit WDT Prescaler  
8
PSA  
PS<2:0>  
To TMR0  
PSA  
31 kHz  
LFINTOSC Clock  
WDTPS<3:0>  
1
0
WDTE from Configuration Word Register  
SWDTEN from WDTCON  
WDT Time-out  
Note 1: This is the shared Timer0/WDT prescaler. See Section 5.1.3 “Software Programmable Prescaler” for more information.  
TABLE 12-7: WDT STATUS  
Conditions  
WDT  
WDTE = 0  
CLRWDTCommand  
Oscillator Fail Detected  
Cleared  
Exit Sleep + System Clock = T1OSC, EXTRC, HFINTOSC, EXTCLK  
Exit Sleep + System Clock = XT, HS, LP  
Cleared until the end of OST  
© 2007 Microchip Technology Inc.  
DS41232D-page 143  
 复制成功!