欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10MUR 参数 Datasheet PDF下载

ATMEGA48V-10MUR图片预览
型号: ATMEGA48V-10MUR
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 4KB FLASH 32VQFN]
分类和应用: 时钟微控制器外围集成电路闪存
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第99页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第100页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第101页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第102页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第104页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第105页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第106页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第107页  
ATmega48/88/168  
Table 12-9. Clock Select Bit Description  
CS02  
CS01  
CS00  
Description  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
No clock source (Timer/Counter stopped)  
clkI/O/(No prescaling)  
clkI/O/8 (From prescaler)  
clkI/O/64 (From prescaler)  
clkI/O/256 (From prescaler)  
clkI/O/1024 (From prescaler)  
External clock source on T0 pin. Clock on falling edge.  
External clock source on T0 pin. Clock on rising edge.  
If external pin modes are used for the Timer/Counter0, transitions on the T0 pin will clock the  
counter even if the pin is configured as an output. This feature allows software control of the  
counting.  
12.8.3  
Timer/Counter Register – TCNT0  
Bit  
7
6
5
4
3
2
1
0
TCNT0[7:0]  
TCNT0  
Read/Write  
Initial Value  
R/W  
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
0
The Timer/Counter Register gives direct access, both for read and write operations, to the  
Timer/Counter unit 8-bit counter. Writing to the TCNT0 Register blocks (removes) the Compare  
Match on the following timer clock. Modifying the counter (TCNT0) while the counter is running,  
introduces a risk of missing a Compare Match between TCNT0 and the OCR0x Registers.  
12.8.4  
Output Compare Register A – OCR0A  
Bit  
7
6
5
4
3
2
1
0
OCR0A[7:0]  
OCR0A  
Read/Write  
Initial Value  
R/W  
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
0
The Output Compare Register A contains an 8-bit value that is continuously compared with the  
counter value (TCNT0). A match can be used to generate an Output Compare interrupt, or to  
generate a waveform output on the OC0A pin.  
12.8.5  
Output Compare Register B – OCR0B  
Bit  
7
6
5
4
3
2
1
0
OCR0B[7:0]  
OCR0B  
Read/Write  
Initial Value  
R/W  
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
0
The Output Compare Register B contains an 8-bit value that is continuously compared with the  
counter value (TCNT0). A match can be used to generate an Output Compare interrupt, or to  
generate a waveform output on the OC0B pin.  
103  
2545E–AVR–02/05  
 复制成功!