欢迎访问ic37.com |
会员登录 免费注册
发布采购

24C02AE/SM 参数 Datasheet PDF下载

24C02AE/SM图片预览
型号: 24C02AE/SM
PDF下载: 下载PDF文件 查看货源
内容描述: [256 X 8 I2C/2-WIRE SERIAL EEPROM, PDSO8, 0.207 INCH, PLASTIC, SOIC-8]
分类和应用:
文件页数/大小: 12 页 / 86 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号24C02AE/SM的Datasheet PDF文件第1页浏览型号24C02AE/SM的Datasheet PDF文件第2页浏览型号24C02AE/SM的Datasheet PDF文件第3页浏览型号24C02AE/SM的Datasheet PDF文件第5页浏览型号24C02AE/SM的Datasheet PDF文件第6页浏览型号24C02AE/SM的Datasheet PDF文件第7页浏览型号24C02AE/SM的Datasheet PDF文件第8页浏览型号24C02AE/SM的Datasheet PDF文件第9页  
24C01SC/02SC  
3.4  
Data Valid (D)  
2.0  
FUNCTIONAL DESCRIPTION  
The 24C01SC/02SC supports a bi-directional two-wire  
bus and data transmission protocol. A device that  
sends data onto the bus is defined as transmitter, and  
a device receiving data as receiver. The bus has to be  
controlled by a master device which generates the  
serial clock (SCL), controls the bus access, and gener-  
ates the START and STOP conditions, while the  
24C01SC/02SC works as slave. Both master and slave  
can operate as transmitter or receiver, but the master  
device determines which mode is activated.  
The state of the data line represents valid data when,  
after a START condition, the data line is stable for the  
duration of the HIGH period of the clock signal.  
The data on the line must be changed during the LOW  
period of the clock signal. There is one clock pulse per  
bit of data.  
Each data transfer is initiated with a START condition  
and terminated with a STOP condition. The number of  
the data bytes transferred between the START and  
STOP conditions is determined by the master device  
and is theoretically unlimited, although only the last 16  
will be stored when doing a write operation. When an  
overwrite does occur, it will replace data in a first in first  
out fashion.  
3.0  
BUS CHARACTERISTICS  
The following bus protocol has been defined:  
• Data transfer may be initiated only when the bus is  
not busy.  
• During data transfer, the data line must remain  
stable whenever the clock line is HIGH. Changes  
in the data line while the clock line is HIGH will be  
interpreted as a START or STOP condition.  
3.5  
Acknowledge  
Each receiving device, when addressed, is obliged to  
generate an acknowledge after the reception of each  
byte. The master device must generate an extra clock  
pulse which is associated with this acknowledge bit.  
Accordingly, the following bus conditions have been  
defined (Figure 3-1).  
Note: The 24C01SC/02SC does not generate  
any acknowledge bits if an internal pro-  
gramming cycle is in progress.  
3.1  
Bus not Busy (A)  
Both data and clock lines remain HIGH.  
The device that acknowledges has to pull down the  
SDA line during the acknowledge clock pulse in such a  
way that the SDA line is stable LOW during the HIGH  
period of the acknowledge related clock pulse. Of  
course, setup and hold times must be taken into  
account. A master must signal an end of data to the  
slave by not generating an acknowledge bit on the last  
byte that has been clocked out of the slave. In this case,  
the slave must leave the data line HIGH to enable the  
master to generate the STOP condition.  
3.2  
Start Data Transfer (B)  
A HIGH to LOW transition of the SDA line while the  
clock (SCL) is HIGH determines a START condition. All  
commands must be preceded by a START condition.  
3.3  
Stop Data Transfer (C)  
A LOW to HIGH transition of the SDA line while the  
clock (SCL) is HIGH determines a STOP condition. All  
operations must be ended with a STOP condition.  
FIGURE 3-1: DATA TRANSFER SEQUENCE ON THE SERIAL BUS  
(A)  
(B)  
(D)  
(D)  
(C)  
(A)  
SCL  
SDA  
START  
CONDITION  
ADDRESS OR  
ACKNOWLEDGE  
VALID  
DATA  
ALLOWED  
TO CHANGE  
STOP  
CONDITION  
DS21170A-page 4  
Preliminary  
1996 Microchip Technology Inc.