欢迎访问ic37.com |
会员登录 免费注册
发布采购

MV78100-A0-BHO1C100 参数 Datasheet PDF下载

MV78100-A0-BHO1C100图片预览
型号: MV78100-A0-BHO1C100
PDF下载: 下载PDF文件 查看货源
内容描述: 发现™系列的创新CPU系列硬件规格 [Discovery™ Innovation Series CPU Family Hardware Specifications]
分类和应用:
文件页数/大小: 124 页 / 1524 K
品牌: MARVELL [ MARVELL TECHNOLOGY GROUP LTD. ]
 浏览型号MV78100-A0-BHO1C100的Datasheet PDF文件第69页浏览型号MV78100-A0-BHO1C100的Datasheet PDF文件第70页浏览型号MV78100-A0-BHO1C100的Datasheet PDF文件第71页浏览型号MV78100-A0-BHO1C100的Datasheet PDF文件第72页浏览型号MV78100-A0-BHO1C100的Datasheet PDF文件第74页浏览型号MV78100-A0-BHO1C100的Datasheet PDF文件第75页浏览型号MV78100-A0-BHO1C100的Datasheet PDF文件第76页浏览型号MV78100-A0-BHO1C100的Datasheet PDF文件第77页  
Electrical Specifications  
9.6.2  
Reduced Gigabit Media Independent Interface (RGMII) AC  
Timing  
9.6.2.1  
RGMII AC Timing Table  
Table 32: RGMII AC Timing Table  
Description  
Clock frequency  
Symbol  
fCK  
Min  
Max Units Notes  
125.0  
MHz  
ns  
-
2
Data to Clock output skew  
Data to Clock input skew  
Clock cycle duration  
Tskew T  
Tskew R  
Tcyc  
-0.50  
1.00  
7.20  
0.45  
0.40  
0.50  
2.60  
8.80  
0.55  
0.60  
ns  
-
ns  
1 , 2  
2
Duty cycle for Gigabit  
Duty_G  
Duty_T  
tCK  
tCK  
Duty cycle for 10/100 Megabit  
2
Notes :  
General comment: All values w ere measured from vddio/2 to vddio/2, unless otherw ise specified.  
General comment: tCK = 1/fCK.  
General comment: If the PHY does not support internal-delay mode, the PC board design requires  
routing clocks so that an additional trace delay of greater than 1.5 ns and less  
than 2.0 ns is added to the associated clock signal.  
For 10/100 Mbps RGMII, the Max value is unspecified.  
1. For RGMII at 10 Mbps and 100 Mbps, Tcyc w ill scale to 400 ns +/-40 ns and 40 ns +/-4 ns, respectively.  
2. For all signals, the load is CL = 5 pF.  
9.6.2.2  
RGMII Test Circuit  
Figure 8: RGMII Test Circuit  
Test Point  
CL  
Copyright © 2008 Marvell  
MV-S104552-U0 Rev. D  
Page 73  
December 6, 2008, Preliminary  
Document Classification: Proprietary Information  
 复制成功!