欢迎访问ic37.com |
会员登录 免费注册
发布采购

PALCE22V10H-10PC/5 参数 Datasheet PDF下载

PALCE22V10H-10PC/5图片预览
型号: PALCE22V10H-10PC/5
PDF下载: 下载PDF文件 查看货源
内容描述: 24引脚EE CMOS (零功耗)多功能PAL器件 [24-Pin EE CMOS (Zero Power) Versatile PAL Device]
分类和应用: 可编程逻辑器件光电二极管输入元件时钟
文件页数/大小: 34 页 / 662 K
品牌: LATTICE [ LATTICE SEMICONDUCTOR ]
 浏览型号PALCE22V10H-10PC/5的Datasheet PDF文件第1页浏览型号PALCE22V10H-10PC/5的Datasheet PDF文件第3页浏览型号PALCE22V10H-10PC/5的Datasheet PDF文件第4页浏览型号PALCE22V10H-10PC/5的Datasheet PDF文件第5页浏览型号PALCE22V10H-10PC/5的Datasheet PDF文件第6页浏览型号PALCE22V10H-10PC/5的Datasheet PDF文件第7页浏览型号PALCE22V10H-10PC/5的Datasheet PDF文件第8页浏览型号PALCE22V10H-10PC/5的Datasheet PDF文件第9页  
BLOCK DIAGRAM  
I
- I  
11  
CLK/I  
1
0
1
11  
PROGRAMMABLE  
AND ARRAY  
(44 x 132)  
8
10  
12  
14  
16  
16  
14  
12  
10  
8
OUTPUT  
LOGIC  
MACRO  
CELL  
OUTPUT  
LOGIC  
MACRO  
CELL  
OUTPUT  
LOGIC  
MACRO  
CELL  
OUTPUT  
LOGIC  
MACRO  
CELL  
OUTPUT  
LOGIC  
MACRO  
CELL  
OUTPUT  
LOGIC  
MACRO  
CELL  
OUTPUT  
LOGIC  
MACRO  
CELL  
OUTPUT  
LOGIC  
MACRO  
CELL  
OUTPUT  
LOGIC  
MACRO  
CELL  
OUTPUT  
LOGIC  
MACRO  
CELL  
RESET  
PRESET  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
I/O  
9
0
1
2
3
4
5
6
7
8
FUNCTIONAL DESCRIPTION  
The PALCE22V10 allows the systems engineer to implement the design on-chip, by programming  
EE cells to configure AND and OR gates within the device, according to the desired logic function.  
Complex interconnections between gates, which previously required time-consuming layout, are  
lifted from the PC board and placed on silicon, where they can be easily modified during  
prototyping or production.  
The PALCE22V10Z is the zero-power version of the PALCE22V10. It has all the architectural features  
of the PALCE22V10. In addition, the PALCE22V10Z has zero standby power and unused product  
term disable.  
Product terms with all connections opened assume the logical HIGH state; product terms  
connected to both true and complement of any single input assume the logical LOW state.  
The PALCE22V10 has 12 inputs and 10 I/O macrocells. The macrocell (Figure 1) allows one of four  
potential output configurations registered output or combinatorial I/O, active high or active low  
(see Figure 1). The configuration choice is made according to the users design specification and  
corresponding programming of the configuration bits S - S . Multiplexer controls are connected  
0
1
to ground (0) through a programmable bit, selecting the 0” path through the multiplexer. Erasing  
the bit disconnects the control line from GND and it is driven to a high level, selecting the “1” path.  
The device is produced with an EE cell link at each input to the AND gate array, and connections  
may be selectively removed by applying appropriate voltages to the circuit. Utilizing an easily-  
implemented programming algorithm, these products can be rapidly programmed to any  
customized pattern.  
2
PALCE22V10 and PALCE22V10Z Families  
 复制成功!