欢迎访问ic37.com |
会员登录 免费注册
发布采购

80VA 参数 Datasheet PDF下载

80VA图片预览
型号: 80VA
PDF下载: 下载PDF文件 查看货源
内容描述: 在系统可编程3.3V通用数字CrosspointTM [In-System Programmable 3.3V Generic Digital CrosspointTM]
分类和应用:
文件页数/大小: 27 页 / 346 K
品牌: LATTICE [ LATTICE SEMICONDUCTOR ]
 浏览型号80VA的Datasheet PDF文件第1页浏览型号80VA的Datasheet PDF文件第3页浏览型号80VA的Datasheet PDF文件第4页浏览型号80VA的Datasheet PDF文件第5页浏览型号80VA的Datasheet PDF文件第6页浏览型号80VA的Datasheet PDF文件第7页浏览型号80VA的Datasheet PDF文件第8页浏览型号80VA的Datasheet PDF文件第9页  
Specifications ispGDX80VA  
Description (Continued)  
found in each I/O cell. Each output has individual, pro- In addition, there are no pin-to-pin routing constraints for  
grammable I/O tri-state control (OE), output latch clock 1:1 or 1:n signal routing. That is, any I/O pin configured  
(CLK), clock enable (CLKEN), and two multiplexer con- as an input can drive one or more I/O pins configured as  
trol (MUX0 and MUX1) inputs. Polarity for these signals outputs.  
is programmable for each I/O cell. The MUX0 and MUX1  
inputs control a fast 4:1 MUX, allowing dynamic selection  
of up to four signal sources for a given output. A wider  
16:1 MUX can be implemented with the MUX expander  
feature of each I/O and a propagation delay increase of  
2.0ns. OE, CLK, CLKEN, and MUX0 and MUX1 inputs  
can be driven directly from selected sets of I/O pins.  
Optional dedicated clock input pins give minimum clock-  
The device pins also have the ability to set outputs to  
fixed HIGH or LOW logic levels (Jumper or DIP Switch  
mode). Device outputs are specified for 24mA sink and  
12mA source current (at JEDEC LVTTL levels) and can  
be tied together in parallel for greater drive. On the  
ispGDXVA, each I/O pin is individually programmable for  
3.3V or 2.5V output levels as described later. Program-  
mable output slew rate control can be defined  
to-output delays. CLK and CLKEN share the same set of  
I/O pins. CLKEN disables the register clock when  
CLKEN = 0.  
independently for each I/O pin to reduce overall ground  
bounce and switching noise.  
All I/O pins are equipped with IEEE1149.1-compliant  
Boundary Scan Test circuitry for enhanced testability. In  
addition, in-system programming is supported through  
the Test Access Port via a special set of private com-  
Through in-system programming, connections between  
I/O pins and architectural features (latched or registered  
inputs or outputs, output enable control, etc.) can be  
defined. In keeping with its data path application focus,  
mands.  
the ispGDXVA devices contain no programmable logic  
arrays. All input pins include Schmitt trigger buffers for  
The ispGDXVA I/Os are designed to withstand live  
noise immunity. These connections are programmed  
insertionsystem environments. The I/O buffers are  
disabledduringpower-upandpower-downcycles. When  
designing for live insertion,absolute maximum rating  
conditions for the Vcc and I/O pins must still be met.  
2
into the device using non-volatile E CMOS technology.  
Non-volatile technology means the device configuration  
is saved even when the power is removed from the  
device.  
Table 1. ispGDXVA Family Members  
ispGDXV/VA Device  
ispGDX80VA  
ispGDX160V/VA ispGDX240VA  
I/O Pins  
80  
20  
20  
20  
20  
2
160  
40  
40  
40  
40  
4
240  
60  
60  
60  
60  
4
I/O-OE Inputs*  
I/O-CLK / CLKEN Inputs*  
I/O-MUXsel1 Inputs*  
I/O-MUXsel2 Inputs*  
Dedicated Clock Pins**  
EPEN  
1
1
1
TOE  
1
4
1
1
4
1
1
4
1
BSCAN Interface  
RESET  
Pin Count/Package  
100-Pin TQFP  
208-Pin PQFP 388-Ball fpBGA  
208-Ball fpBGA  
272-Ball BGA  
* The CLK/CLK_EN, OE, MUX0 and MUX1 terminals on each I/O cell can each be assigned to  
25% of the I/Os.  
** Global clock pins Y0, Y1, Y2 and Y3 are multiplexed with CLKEN0, CLKEN1, CLKEN2 and  
CLKEN3 respectively in all devices.  
2
 复制成功!