Specifications ispLSI 5256VA
Signal Descriptions
Signal Name
Description
TMS
Input - This pin is the Test Mode Select input, which is used to control the JTAG state machine.
Input - This pin is the Test Clock input pin used to clock through the JTAG state machine.
Input - This pin is the JTAG Test Data In pin used to load data.
TCK
TDI
TDO
Output - This pin is the JTAG Test Data Out pin used to shift data out.
TOE / I/O0
Input/Output - This pin functions as either the Test Output Enable pin or an I/O pin based upon
customer's design. TOE tristates all I/O pins when a logic low is driven.
GOE0, GOE1
GSET/GRST
Input - These two pins are the Global Output Enable input pins.
Dedicated Set/Reset Input - This pin is available to all registers in the device and can
independently be configured as preset, reset or no effect on each register. The global polarity
(active high or low input) for this pin is also selectable.
I/O
Input/Output – These are the general purpose I/O used by the logic array.
GND
Ground
No connect.
Vcc
NC1
VCC
CLK0, CLK1
Dedicated clock inputs for all registers. Both clocks are muxed before being used as the clock
input to all registers in the device.
CLK2 / I/O,
CLK3 / I/O
Input/Output - These pins function as either dedicated clock inputs for all registers or an I/O
pinbaseduponcustomer'sdesign.Bothclocksaremuxedbeforebeingusedas theclockinput
to all registers in the device.
VCCIO
Input - This pin is used if an optional 2.5V output is to be used. Every I/O can independently
select either 3.3V or the optional voltage as its output level. If the optional output voltage is
notrequired,thispinmustbeconnectedtotheVccsupply.Programmablepull-upresistorsand
bus-hold latches only draw current from this supply.
1. NC pins are not to be connected to any active signals, VCC or GND.
17