IS42S16100E, IC42S16100E
Write Cycle / Page Mode; Data Masking
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10
CLK
t
CHI
tCKS
tCK
tCL
CKE
CS
t
t
CKA
CH
tCS
t
CS
tCH
tCH
tCH
RAS
t
CS
CS
CAS
WE
t
(1)
t
t
AS
AS
tAH
(1)
(1)
COLUMN m
ROW
ROW
COLUMN n
COLUMN o
AUTO PRE
A0-A9
BANK 0 AND 1
BANK 1OR 0
t
AH
AH
NO PRE
BANK 1
NO PRE
BANK 1
A10
A11
NO PRE
t
t
AS
BANK 1
BANK 0
BANK 1
BANK 0
BANK 1
BANK 0
BANK 0
BANK 0
t
CS
tCH
DQM
DQ
t
DH
t
DH
tDH
t
DS
tDS
t
DH
t
DS
t
DH
tDS
tDS
D
IN n
D
IN
o
D
IN
m
D
IN o+1
D
IN m+1
tRCD
t
DPL
tRAS
tRP
t
RC
<
ACT>
<
WRIT>
<
WRIT>
<
MASK>
<
WRIT
>
<
PRE
>
Undefined
Don't Care
CAS latency = 2, burst length = 2
Note 1: A8,A9 = Don’t Care.
52
Integrated Silicon Solution, Inc. — www.issi.com
Rev. C
01/22/08