MAX 3000A Programmable Logic Device Family Data Sheet
Table 17. EPM3032A Internal Timing Parameters (Part 1 of 2)
Note (1)
Symbol
Parameter
Conditions
Speed Grade
–7
Unit
–4
–10
Min
Max Min
Max
Min Max
tIN
tIO
Input pad and buffer delay
0.7
0.7
1.2
1.2
1.5
1.5
ns
ns
I/O input pad and buffer
delay
tSEXP
tPEXP
tLAD
tLAC
tIOE
Shared expander delay
Parallel expander delay
Logic array delay
1.9
0.5
1.5
0.6
0.0
0.8
3.1
0.8
2.5
1.0
0.0
1.3
4.0
1.0
3.3
1.2
0.0
1.8
ns
ns
ns
ns
ns
ns
Logic control array delay
Internal output enable delay
tOD1
Output buffer and pad
delay, slow slew rate = off
C1 = 35 pF
C1 = 35 pF
C1 = 35 pF
V
CCIO = 3.3 V
tOD2
tOD3
tZX1
tZX2
tZX3
Output buffer and pad
delay, slow slew rate = off
1.3
5.8
4.0
4.5
9.0
1.8
6.3
4.0
4.5
9.0
4.0
2.3
6.8
ns
ns
ns
ns
ns
V
CCIO = 2.5 V
Output buffer and pad
delay, slow slew rate = on
VCCIO = 2.5 V or 3.3 V
Output buffer enable delay, C1 = 35 pF
slow slew rate = off
VCCIO = 3.3 V
5.0
Output buffer enable delay, C1 = 35 pF
slow slew rate = off
VCCIO = 2.5 V
5.5
Output buffer enable delay, C1 = 35 pF
slow slew rate = on
VCCIO = 2.5 V or 3.3 V
10.0
tXZ
Output buffer disable delay C1 = 5 pF
Register setup time
Register hold time
4.0
2.0
1.0
0.7
0.6
1.2
0.6
0.8
1.2
1.2
5.0
2.8
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
tSU
1.3
0.6
tH
1.3
tRD
Register delay
1.2
1.0
2.0
1.0
1.3
1.9
1.9
1.5
tCOMB
tIC
Combinatorial delay
Array clock delay
1.3
2.5
tEN
Register enable time
Global control delay
Register preset time
Register clear time
1.2
tGLOB
tPRE
tCLR
1.9
2.6
2.6
Altera Corporation
29