欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPM1270GF100I4N 参数 Datasheet PDF下载

EPM1270GF100I4N图片预览
型号: EPM1270GF100I4N
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash PLD, PBGA100, 11 X 11 MM, 1 MM PITCH, LEAD FREE, FBGA-100]
分类和应用: 输入元件可编程逻辑
文件页数/大小: 98 页 / 1060 K
品牌: INTEL [ INTEL ]
 浏览型号EPM1270GF100I4N的Datasheet PDF文件第52页浏览型号EPM1270GF100I4N的Datasheet PDF文件第53页浏览型号EPM1270GF100I4N的Datasheet PDF文件第54页浏览型号EPM1270GF100I4N的Datasheet PDF文件第55页浏览型号EPM1270GF100I4N的Datasheet PDF文件第57页浏览型号EPM1270GF100I4N的Datasheet PDF文件第58页浏览型号EPM1270GF100I4N的Datasheet PDF文件第59页浏览型号EPM1270GF100I4N的Datasheet PDF文件第60页  
In System Programmability  
f
For more information, see the chapter on Using Jam STAPL for ISP via an  
Embedded Processor.  
Programming Sequence  
During in-system programming, 1532 instructions, addresses, and data  
are shifted into the MAX II device through the TDIinput pin. Data is  
shifted out through the TDOoutput pin and compared against the  
expected data. Programming a pattern into the device requires the  
following six ISP steps. A stand-alone verification of a programmed  
pattern involves only stages 1, 2, 5, and 6. These steps are automatically  
®
executed by third-party programmers, the Quartus II software, or the  
Jam STAPL and Jam Byte-Code Players.  
1. Enter ISP – The enter ISP stage ensures that the I/O pins transition  
smoothly from user mode to ISP mode.  
2. Check ID – Before any program or verify process, the silicon ID is  
checked. The time required to read this silicon ID is relatively small  
compared to the overall programming time.  
3. Sector Erase – Erasing the device in-system involves shifting in the  
instruction to erase the device and applying an erase pulse(s). The  
erase pulse is automatically generated internally by waiting in the  
run/test/idle state for the specified erase pulse time of 500 ms for  
the CFM block and 500 ms for each sector of the UFM block.  
4. Program – Programming the device in-system involves shifting in  
the address, data, and program instruction and generating the  
program pulse to program the flash cells. The program pulse is  
automatically generated internally by waiting in the run/test/idle  
state for the specified program pulse time of 75 µs. This process is  
repeated for each address in the CFM and UFM block.  
5. Verify Verifying a MAX II device in-system involves shifting in  
addresses, applying the verify instruction to generate the read  
pulse, and shifting out the data for comparison. This process is  
repeated for each CFM and UFM address.  
6. Exit ISP – An exit ISP stage ensures that the I/O pins transition  
smoothly from ISP mode to user mode.  
3–6  
Core Version a.b.c variable  
Altera Corporation  
June 2005  
MAX II Device Handbook, Volume 1  
 复制成功!