欢迎访问ic37.com |
会员登录 免费注册
发布采购

82915GV 参数 Datasheet PDF下载

82915GV图片预览
型号: 82915GV
PDF下载: 下载PDF文件 查看货源
内容描述: Express芯片组 [Express Chipset]
分类和应用:
文件页数/大小: 426 页 / 3241 K
品牌: INTEL [ INTEL ]
 浏览型号82915GV的Datasheet PDF文件第96页浏览型号82915GV的Datasheet PDF文件第97页浏览型号82915GV的Datasheet PDF文件第98页浏览型号82915GV的Datasheet PDF文件第99页浏览型号82915GV的Datasheet PDF文件第101页浏览型号82915GV的Datasheet PDF文件第102页浏览型号82915GV的Datasheet PDF文件第103页浏览型号82915GV的Datasheet PDF文件第104页  
MCHBAR Registers  
R
5.1.7  
C0DCLKDIS—Channel A DRAM Clock Disable  
MMIO Range:  
Address Offset:  
Default Value:  
Access:  
MCHBAR  
10Ch  
00h  
R/W  
Size:  
8 bits  
This register can be used to disable the system memory clock signals to each DIMM slot. This can  
significantly reduce EMI and Power concerns for clocks that go to unpopulated DIMMs. Clocks  
should be enabled based on whether a slot is populated, and what kind of DIMM is present.  
Bit  
Access &  
Default  
Description  
7:6  
5
Reserved  
R/W  
0b  
DIMM Clock Gate Enable Pair 5  
0 = Tri-state the corresponding clock pair.  
1 = Enable the corresponding clock pair.  
4
3
2
1
0
R/W  
0b  
DIMM Clock Gate Enable Pair 4  
0 = Tri-state the corresponding clock pair.  
1 = Enable the corresponding clock pair.  
R/W  
0b  
DIMM Clock Gate Enable Pair 3  
0 = Tri-state the corresponding clock pair.  
1 = Enable the corresponding clock pair.  
R/W  
0b  
DIMM Clock Gate Enable Pair 2  
0 = Tri-state the corresponding clock pair.  
1 = Enable the corresponding clock pair.  
R/W  
0b  
DIMM Clock Gate Enable Pair 1  
0 = Tri-state the corresponding clock pair.  
1 = Enable the corresponding clock pair.  
R/W  
0b  
DIMM Clock Gate Enable Pair 0  
0 = Tri-state the corresponding clock pair.  
1 = Enable the corresponding clock pair.  
Note: Since there are multiple clock signals assigned to each Rank of a DIMM, it is important to clarify  
exactly which Rank width field affects which clock signal:  
Channel  
Rank  
Clocks Affected  
0
0
1
1
0 or 1  
2 or 3  
0 or 1  
2 or 3  
SCLK_A[2:0]/ SCLK_A[2:0]#  
SCLK_A[5:3]/ SCLK_A[5:3]#  
SCLK_B[2:0]/ SCLK_B[2:0]#  
SCLK_B[5:3]/ SCLK_B[5:3]#  
100  
Datasheet  
 复制成功!