欢迎访问ic37.com |
会员登录 免费注册
发布采购

326769-002 参数 Datasheet PDF下载

326769-002图片预览
型号: 326769-002
PDF下载: 下载PDF文件 查看货源
内容描述: 移动第三代英特尔®科雷亚?? ¢处理器家族 [Mobile 3rd Generation Intel® Core™ Processor Family]
分类和应用:
文件页数/大小: 342 页 / 2513 K
品牌: INTEL [ INTEL ]
 浏览型号326769-002的Datasheet PDF文件第322页浏览型号326769-002的Datasheet PDF文件第323页浏览型号326769-002的Datasheet PDF文件第324页浏览型号326769-002的Datasheet PDF文件第325页浏览型号326769-002的Datasheet PDF文件第327页浏览型号326769-002的Datasheet PDF文件第328页浏览型号326769-002的Datasheet PDF文件第329页浏览型号326769-002的Datasheet PDF文件第330页  
Processor Configuration Registers  
2.21.9  
FECTL_REG—Fault Event Control Register  
This register specifies the fault event interrupt message control bits.  
B/D/F/Type:  
Address Offset:  
Reset Value:  
Access:  
0/0/0/VC0PREMAP  
38–3Bh  
80000000h  
RW, RO-V  
32 bits  
Size:  
BIOS Optimal Default  
00000000h  
Reset  
Value  
RST/  
PWR  
Bit  
Access  
Description  
Interrupt Mask (IM)  
0 = No masking of interrupt. When an interrupt condition is  
detected, hardware issues an interrupt message (using the  
Fault Event Data and Fault Event Address register values).  
1 = This is the value on reset. Software may mask interrupt  
message generation by setting this field. Hardware is  
prohibited from sending the interrupt message when this  
field is set.  
31  
RW  
1b  
Uncore  
Interrupt Pending (IP)  
Hardware sets the IP field whenever it detects an interrupt  
condition, which is defined as:  
When primary fault logging is active, an interrupt condition  
occurs when hardware records a fault through one of the Fault  
Recording registers and sets the PPF field in Fault Status register.  
When advanced fault logging is active, an interrupt condition  
occurs when hardware records a fault in the first fault record (at  
index 0) of the current fault log and sets the APF field in the Fault  
Status register.  
Hardware detected error associated with the Invalidation Queue,  
setting the IQE field in the Fault Status register.  
Hardware detected invalid Device-IOTLB invalidation completion,  
setting the ICE field in the Fault Status register.  
Hardware detected Device-IOTLB invalidation completion time-  
out, setting the ITE field in the Fault Status register.  
If any of the status fields in the Fault Status register was already  
set at the time of setting any of these fields, it is not treated as a  
new interrupt condition.  
30  
RO-V  
0h  
Uncore  
The IP field is kept set by hardware while the interrupt message  
is held pending. The interrupt message could be held pending  
due to interrupt mask (IM field) being set or other transient  
hardware conditions.  
The IP field is cleared by hardware as soon as the interrupt  
message pending condition is serviced. This could be due to  
either:  
Hardware issuing the interrupt message due to either change in  
the transient hardware condition that caused interrupt message  
to be held pending, or due to software clearing the IM field.  
Software servicing all the pending interrupt status fields in the  
Fault Status register as follows:  
When primary fault logging is active, software clearing the  
Fault (F) field in all the Fault Recording registers with faults,  
causing the PPF field in Fault Status register to be evaluated  
as clear.  
Software clearing other status fields in the Fault Status  
register by writing back the value read from the respective  
fields.  
29:0  
RO  
0h  
Reserved (RSVD)  
326  
Datasheet, Volume 2