欢迎访问ic37.com |
会员登录 免费注册
发布采购

313072-002 参数 Datasheet PDF下载

313072-002图片预览
型号: 313072-002
PDF下载: 下载PDF文件 查看货源
内容描述: 高级内存缓冲器 [Advanced Memory Buffer]
分类和应用:
文件页数/大小: 250 页 / 3863 K
品牌: INTEL [ INTEL ]
 浏览型号313072-002的Datasheet PDF文件第53页浏览型号313072-002的Datasheet PDF文件第54页浏览型号313072-002的Datasheet PDF文件第55页浏览型号313072-002的Datasheet PDF文件第56页浏览型号313072-002的Datasheet PDF文件第58页浏览型号313072-002的Datasheet PDF文件第59页浏览型号313072-002的Datasheet PDF文件第60页浏览型号313072-002的Datasheet PDF文件第61页  
Debug and Logic Analyzer Mode  
Table 5-3.  
LAI Mode Added Signals (Sheet 2 of 2)  
Signal Type  
Direction  
Out  
Definition  
CLK  
Logic analyzer reference clock (differential). This provides a LA  
compatible timing reference clock for capture of all signals to the  
LA, with fine capture phase adjust using the native LA clock edge  
offset capabilities.  
QUAL  
Out  
Store qualifier:  
1 = store  
0 = do not store  
FRAME  
Out  
I/O  
Drives 1 when LAI pins are valid level. Should be connected to  
pull down on LAI board to detect when LAI pins are tri-stated  
and LA should ignore data.  
EV[3:0]  
Inter-AMB event bus for cross-triggering (wired-OR, high active,  
slow).This four bit event bus allows multiple AMB (and similar)  
LAIs to be programmed to inter-communicate locally detected  
matching and/or filtering opportunities events (cross-triggering  
and cross-qualification).  
5.1.5  
LAI to DDR Pin Mapping  
Table 5-4 contains the LAI-to-DDR pin mapping.  
Table 5-4.  
List of Shared DDR/LAI Pins (Sheet 1 of 2)  
DDR Pin  
Count Speed Mbit/sec  
LAI Mode  
Comment  
DQ[55:52], DQS[15],  
DQS[15]  
6
533/667  
sbframe_data0[5:0],  
[11:6]  
5:0 captured on rising  
edge of CLK,  
11:6 captured on falling  
edge of CLK  
DQ[59:56], DQS[7],  
DQS[7]  
6
6
6
6
6
6
6
6
6
5
1
4
533/667  
533/667  
533/667  
533/667  
533/667  
533/667  
533/667  
533/667  
533/667  
267/333  
533/667  
100 MHz  
sbframe_data1[5:0],  
[11:6]  
DQ[51:48], DQS[6],  
DQS[6]  
sbframe_data2[5:0],  
[11:6]  
DQ[39:36], DQS[13],  
DQS[13]  
sbframe_data3[5:0],  
[11:6]  
DQ[47:44], DQS[14],  
DQS[14]  
sbframe_data4[5:0],  
[11:6]  
DQ[35:32], DQS[4],  
DQS[4]  
sbframe_data5[5:0],  
[11:6]  
DQ[43:40], DQS[5],  
DQS[5]  
sbframe_data6[5:0],  
[11:6]  
RASB, A[10:9)B,  
DYBA[2:0]B  
sbframe_data7[5:0],  
[11:6]  
A[6:2]B, A[0]B  
sbframe_data8[5:0],  
[11:6]  
A[15:11],B A[8]B  
sbframe_data9[5:0],  
[11:6]  
CKE[1:0]B, CS[1:0]B,  
ODTB,  
trigger[10:6]  
Will only change at 1/2  
freq  
BA[2]A  
frame  
1 if transferring first half  
of frame, 0 if second half  
CASB, WEB, A[7]B,  
A[1]B  
evbus[3:0]  
Inner DY bumpout rows  
CASA  
RASA  
1
1
6
267/333  
267/333  
267/333  
mode  
qual  
CKE[1:0]A, CS[1:0]A,  
ODTA, WEA  
trigger[5:0]  
Will only change at 1/2  
freq  
Intel® 6400/6402 Advanced Memory Buffer Datasheet  
57  
 复制成功!