欢迎访问ic37.com |
会员登录 免费注册
发布采购

300 参数 Datasheet PDF下载

300图片预览
型号: 300
PDF下载: 下载PDF文件 查看货源
内容描述: 赛扬D处理器 [Celeron D Processor]
分类和应用:
文件页数/大小: 95 页 / 2070 K
品牌: INTEL [ INTEL ]
 浏览型号300的Datasheet PDF文件第26页浏览型号300的Datasheet PDF文件第27页浏览型号300的Datasheet PDF文件第28页浏览型号300的Datasheet PDF文件第29页浏览型号300的Datasheet PDF文件第31页浏览型号300的Datasheet PDF文件第32页浏览型号300的Datasheet PDF文件第33页浏览型号300的Datasheet PDF文件第34页  
Electrical Specifications  
2.7.2  
FSB Frequency Select Signals (BSEL[2:0])  
The BSEL[2:0] signals are used to select the frequency of the processor input clock  
(BCLK[1:0]). Table 18 defines the possible combinations of the signals and the  
frequency associated with each combination. The required frequency is determined by  
the processor, chipset, and clock synthesizer. All agents must operate at the same  
frequency.  
The Celeron D processor will operate at an 533 MHz FSB frequency (selected by a  
133 MHz BCLK[1:0] frequency).  
For more information about these signals, refer to Section 4.2.  
Table 18.  
BSEL[2:0] Frequency Table for BCLK[1:0]  
BSEL2  
BSEL1  
BSEL0  
FSB Frequency  
L
L
L
L
L
H
H
L
RESERVED  
133 MHz  
L
H
H
H
H
L
RESERVED  
RESERVED  
RESERVED  
RESERVED  
RESERVED  
RESERVED  
L
H
H
H
H
L
H
H
L
L
2.7.3  
Phase Lock Loop (PLL) and Filter  
VCCA and VCCIOPLL are power sources required by the PLL clock generators for the  
Celeron D processor silicon. Since these PLLs are analog in nature, they require low  
noise power supplies for minimum jitter. Jitter is detrimental to the system: it degrades  
external I/O timings as well as internal core timings (i.e., maximum frequency). To  
prevent this degradation, these supplies must be low pass filtered from VTT.  
The AC low-pass requirements, with input at VTT are as follows:  
• < 0.2 dB gain in pass band  
• < 0.5 dB attenuation in pass band < 1 Hz  
• > 34 dB attenuation from 1 MHz to 66 MHz  
• > 28 dB attenuation from 66 MHz to core frequency  
The filter requirements are illustrated in Figure 3.  
30  
Datasheet