欢迎访问ic37.com |
会员登录 免费注册
发布采购

SAF-C167CR-LM 参数 Datasheet PDF下载

SAF-C167CR-LM图片预览
型号: SAF-C167CR-LM
PDF下载: 下载PDF文件 查看货源
内容描述: 16位CMOS单芯片微控制器 [16-Bit CMOS Single-Chip Microcontroller]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 67 页 / 787 K
品牌: INFINEON [ Infineon ]
 浏览型号SAF-C167CR-LM的Datasheet PDF文件第22页浏览型号SAF-C167CR-LM的Datasheet PDF文件第23页浏览型号SAF-C167CR-LM的Datasheet PDF文件第24页浏览型号SAF-C167CR-LM的Datasheet PDF文件第25页浏览型号SAF-C167CR-LM的Datasheet PDF文件第27页浏览型号SAF-C167CR-LM的Datasheet PDF文件第28页浏览型号SAF-C167CR-LM的Datasheet PDF文件第29页浏览型号SAF-C167CR-LM的Datasheet PDF文件第30页  
C167CR  
Figure 7  
Block Diagram of GPT2  
Watchdog Timer  
The Watchdog Timer represents one of the fail-safe mechanisms which have been implemented to  
prevent the controller from malfunctioning for longer periods of time.  
The Watchdog Timer is always enabled after a reset of the chip, and can only be disabled in the time  
interval until the EINIT (end of initialization) instruction has been executed. Thus, the chip’s start-up  
procedure is always monitored. The software has to be designed to service the Watchdog Timer  
before it overflows. If, due to hardware or software related failures, the software fails to do so, the  
Watchdog Timer overflows and generates an internal hardware reset and pulls the RSTOUT pin low  
in order to allow external hardware components to be reset.  
The Watchdog Timer is a 16-bit timer, clocked with the system clock divided either by 2 or by 128.  
The high byte of the Watchdog Timer register can be set to a prespecified reload value (stored in  
WDTREL) in order to allow further variation of the monitored time interval. Each time it is serviced  
by the application software, the high byte of the Watchdog Timer is reloaded. Thus, time intervals  
between 25 µs and 420 ms can be monitored (@ 20 MHz). The default Watchdog Timer interval  
after reset is 6.55 ms (@ 20 MHz).  
Semiconductor Group  
23  
 复制成功!