欢迎访问ic37.com |
会员登录 免费注册
发布采购

SAB80C535-N 参数 Datasheet PDF下载

SAB80C535-N图片预览
型号: SAB80C535-N
PDF下载: 下载PDF文件 查看货源
内容描述: 8位CMOS单芯片微控制器 [8-Bit CMOS Single-Chip Microcontroller]
分类和应用: 微控制器外围集成电路装置时钟
文件页数/大小: 56 页 / 669 K
品牌: INFINEON [ Infineon ]
 浏览型号SAB80C535-N的Datasheet PDF文件第28页浏览型号SAB80C535-N的Datasheet PDF文件第29页浏览型号SAB80C535-N的Datasheet PDF文件第30页浏览型号SAB80C535-N的Datasheet PDF文件第31页浏览型号SAB80C535-N的Datasheet PDF文件第33页浏览型号SAB80C535-N的Datasheet PDF文件第34页浏览型号SAB80C535-N的Datasheet PDF文件第35页浏览型号SAB80C535-N的Datasheet PDF文件第36页  
SAB 80C515/80C535  
If the power-down mode and the idle mode are set at the same time, power-down takes prece-  
dence.  
Furthermore, register PCON contains two general purpose flags. For example, the flag bits  
GF0 and GF1 can be used to give an indication if an interrupt occurred during normal operation  
or during an idle. Then an instruction that activates Idle can also set one or both flag bits. When  
idle is terminated by an interrupt, the interrupt service routine can examine the flag bits.  
The reset value of PCON is 000X0000 .  
B
Table 4  
SFR PCON (87H)  
SMOD  
7
PDS  
6
IDLS  
5
4
GF1  
3
GF0  
2
PDE  
1
IDLE  
0
87H  
Symbol  
Position  
Function  
SMOD  
PCON.7  
When set, the baud rate of the serial channel in mode 1, 2,  
3 is doubled.  
PDS  
IDLS  
PCON.6  
Power-down start bit. The instruction that sets the PDS flag  
bit is the last instruction before entering the power-down  
mode.  
PCON.5  
Idle start bit. The instruction that sets the IDLS flag bit is the  
last instruction before entering the idle mode.  
PCON.4  
PCON.3  
PCON.2  
PCON.1  
Reserved  
GF1  
GF0  
PDE  
General purpose flag  
General purpose flag  
Power-down enable bit. When set, starting of the power-  
down mode is enabled.  
IDLE  
PCON.0  
Idle mode enable bit. When set, starting of the idle mode is  
enabled.  
Idle Mode  
In the idle mode the oscillator of the SAB 80C515 continues to run, but the CPU is gated off  
from the clock signal. However, the interrupt system, the serial port, the A/D converter, and all  
timers with the exception of the watchdog timer are further provided with the clock. The CPU  
status is preserved in its entirety: the stack pointer, program counter, program status word,  
accumulator, and all other registers maintain their data during idle mode.  
The reduction of power consumption, which can be achieved by this feature depends on the  
number of peripherals running.  
Semiconductor Group  
31  
 复制成功!