欢迎访问ic37.com |
会员登录 免费注册
发布采购

1893AFLFT 参数 Datasheet PDF下载

1893AFLFT图片预览
型号: 1893AFLFT
PDF下载: 下载PDF文件 查看货源
内容描述: [SSOP-48, Reel]
分类和应用: 网络接口电信集成电路电信电路光电二极管
文件页数/大小: 136 页 / 1040 K
品牌: IDT [ INTEGRATED DEVICE TECHNOLOGY ]
 浏览型号1893AFLFT的Datasheet PDF文件第60页浏览型号1893AFLFT的Datasheet PDF文件第61页浏览型号1893AFLFT的Datasheet PDF文件第62页浏览型号1893AFLFT的Datasheet PDF文件第63页浏览型号1893AFLFT的Datasheet PDF文件第65页浏览型号1893AFLFT的Datasheet PDF文件第66页浏览型号1893AFLFT的Datasheet PDF文件第67页浏览型号1893AFLFT的Datasheet PDF文件第68页  
ICS1893AF Data Sheet - Release  
Chapter 8 Management Register Set  
8.3.2 100Base-TX Full Duplex (bit 1.14)  
The STA reads this bit to learn if the ICS1893AF can support 100Base-TX, full-duplex operations. The  
ISO/IEC specification requires that the ICS1893AF must set bit 1.14 to logic:  
Zero if it cannot support 100Base-TX, full-duplex operations.  
One if it can support 100Base-TX, full-duplex operations. (For the ICS1893AF, the default value of bit  
1.14 is logic one, in that the ICS1893AF supports 100Base-TX, full-duplex operations.)  
Bit 1.14 is a Command Override Write bit, which allows an STA to alter the default value of this bit. [See the  
description of bit 16.15, the Command Override Write Enable bit, in Section 8.11, “Register 16: Extended  
Control Register”.]  
8.3.3 100Base-TX Half Duplex (bit 1.13)  
The STA reads this bit to learn if the ICS1893AF can support 100Base-TX, half-duplex operations. The  
ISO/IEC specification requires that the ICS1893AF must set bit 1.13 to logic:  
Zero if it cannot support 100Base-TX, half-duplex operations.  
One if it can support 100Base-TX, half-duplex operations. (For the ICS1893AF, the default value of bit  
1.13 is logic one. Therefore, when an STA reads the Status Register, the STA is informed that the  
ICS1893AF supports 100Base-TX, half-duplex operations.)  
This bit 1.13 is a Command Override Write bit, which allows an STA to alter the default value of this bit.  
[See the description of bit 16.15, the Command Override Write Enable bit, in Section 8.11, “Register 16:  
Extended Control Register”.]  
8.3.4 10Base-T Full Duplex (bit 1.12)  
The STA reads this bit to learn if the ICS1893AF can support 10Base-T, full-duplex operations. The  
ISO/IEC specification requires that the ICS1893AF must set bit 1.12 to logic:  
Zero if it cannot support 10Base-T, full-duplex operations.  
One if it can support 10Base-T, full-duplex operations. (For the ICS1893AF, the default value of bit 1.12  
is logic one. Therefore, when an STA reads the Status Register, the STA is informed that the ICS1893AF  
supports 10Base-T, full-duplex operations.)  
This bit 1.12 is a Command Override Write bit, which allows an STA to alter the default value of this bit.  
[See the description of bit 16.15, the Command Override Write Enable bit, in Section 8.11, “Register 16:  
Extended Control Register”.]  
8.3.5 10Base-T Half Duplex (bit 1.11)  
The STA reads this bit to learn if the ICS1893AF can support 10Base-T, half-duplex operations. The  
ISO/IEC specification requires that the ICS1893AF must set bit 1.11 to logic:  
Zero if it cannot support 10Base-T, half-duplex operations.  
One if it can support 10Base-T, half-duplex operations. (For the ICS1893AF, the default value of bit 1.11  
is logic one. Therefore, when an STA reads the Status Register, the STA is informed that the ICS1893AF  
supports 10Base-T, half-duplex operations.)  
Bit 1.11 of the ICS1893AF Status Register is a Command Override Write bit., which allows an STA to alter  
the default value of this bit. [See the description of bit 16.15, the Command Override Write Enable bit, in  
Section 8.11, “Register 16: Extended Control Register”.]  
ICS1893AF
Copyright © 2004, Integrated Circuit Systems, Inc.  
All rights reserved.  
64  
 复制成功!