欢迎访问ic37.com |
会员登录 免费注册
发布采购

1893AFLFT 参数 Datasheet PDF下载

1893AFLFT图片预览
型号: 1893AFLFT
PDF下载: 下载PDF文件 查看货源
内容描述: [SSOP-48, Reel]
分类和应用: 网络接口电信集成电路电信电路光电二极管
文件页数/大小: 136 页 / 1040 K
品牌: IDT [ INTEGRATED DEVICE TECHNOLOGY ]
 浏览型号1893AFLFT的Datasheet PDF文件第56页浏览型号1893AFLFT的Datasheet PDF文件第57页浏览型号1893AFLFT的Datasheet PDF文件第58页浏览型号1893AFLFT的Datasheet PDF文件第59页浏览型号1893AFLFT的Datasheet PDF文件第61页浏览型号1893AFLFT的Datasheet PDF文件第62页浏览型号1893AFLFT的Datasheet PDF文件第63页浏览型号1893AFLFT的Datasheet PDF文件第64页  
ICS1893AF Data Sheet - Release  
Chapter 8 Management Register Set  
8.2.2 Loopback Enable (bit 0.14)  
This bit controls the Loopback mode for the ICS1893AF. Setting this bit to logic:  
Zero disables the Loopback mode.  
One enables the Loopback mode by disabling the Twisted-Pair Transmitter, the Twisted-Pair Receiver,  
and the collision detection circuitry. (The STA can override the ICS1893AF from disabling the collision  
detection circuitry in Loopback mode by writing logic one to bit 0.7.) When the ICS1893AF is in Loopback  
mode, the data presented at the MAC/repeater transmit interface is internally looped back to the  
MAC/repeater receive interface. The delay from the assertion of Transmit Data Enable (TXEN) to the  
assertion of Receive Data valid (RXDV) is less than 512 bit times.  
8.2.3 Data Rate Select (bit 0.13)  
This bit provides a means of controlling the ICS1893AF data rate. Its operation depends on the state of  
several other functions, including the HW/SW input pin and the Auto-Negotiation Enable bit (bit 0.12).  
When the ICS1893AF is configured for:  
Hardware mode (that is, the HW/SW pin is logic zero), the ICS1893AF isolates this bit 0.13 and uses the  
10/100SEL input pin to establish the data rate for the ICS1893AF. In this Hardware mode:  
– Bit 0.13 is undefined.  
– The ICS1893AF provides a Data Rate Status bit (in the QuickPoll Detailed Status Register, bit 17.15),  
which always shows the setting of an active link.  
Software mode (that is, the HW/SW pin is logic one), the function of bit 0.13 depends on the  
Auto-Negotiation Enable bit 0.12. When the Auto-Negotiation sublayer is:  
– Enabled, the ICS1893AF isolates bit 0.13 and relies on the results of the auto-negotiation process to  
establish the data rate.  
– Disabled, bit 0.13 determines the data rate. In this case, setting bit 0.13 to logic:  
• Zero selects 10-Mbps ICS1893AF operations.  
• One selects 100-Mbps ICS1893AF operations.  
8.2.4 Auto-Negotiation Enable (bit 0.12)  
This bit provides a means of controlling the ICS1893AF Auto-Negotiation sublayer. Its operation depends  
on the HW/SW input pin.  
When the ICS1893AF is configured for:  
Hardware mode, (that is, the HW/SW pin is logic zero), the ICS1893AF isolates bit 0.12 and uses the  
ANSEL (Auto-Negotiation Select) input pin to determine whether to enable the Auto-Negotiation  
sublayer.  
Note: In Hardware mode, bit 0.12 is undefined.  
Software mode, (that is, the HW/SW pin is logic one), bit 0.12 determines whether to enable the  
Auto-Negotiation sublayer. When bit 0.12 is logic:  
– Zero:  
• The ICS1893AF disables the Auto-Negotiation sublayer.  
• The ICS1893AF bit 0.13 (the Data Rate bit) and bit 0.8 (the Duplex Mode bit) determine the data  
rate and the duplex mode.  
– One:  
• The ICS1893AF enables the Auto-Negotiation sublayer.  
• The ICS1893AF isolates bit 0.13 and bit 0.8.  
ICS1893AF
Copyright © 2004, Integrated Circuit Systems, Inc.  
All rights reserved.  
60  
 复制成功!