欢迎访问ic37.com |
会员登录 免费注册
发布采购

AV9110 参数 Datasheet PDF下载

AV9110图片预览
型号: AV9110
PDF下载: 下载PDF文件 查看货源
内容描述: 串行可编程频率发生器 [Serially Programmable Frequency Generator]
分类和应用:
文件页数/大小: 10 页 / 269 K
品牌: ICS [ INTEGRATED CIRCUIT SYSTEMS ]
 浏览型号AV9110的Datasheet PDF文件第2页浏览型号AV9110的Datasheet PDF文件第3页浏览型号AV9110的Datasheet PDF文件第4页浏览型号AV9110的Datasheet PDF文件第5页浏览型号AV9110的Datasheet PDF文件第7页浏览型号AV9110的Datasheet PDF文件第8页浏览型号AV9110的Datasheet PDF文件第9页浏览型号AV9110的Datasheet PDF文件第10页  
AV9110
Figure 1 - Serial Programming
AC Timing
Parameter
t
su1
t
su2
t
h1
t
h2
Minimum time (ns)
10
10
10
10
Frequency Acquisition Time
Frequency acquisition (or “lock”) time is the time that it
takes to change from one frequency to another, and is a
function of the difference between the old and new
frequencies. The
AV9 11 0
can typically lock to within 1% of
a new frequency in less than 200 microseconds. This is also
true with power-on.
Jitter
For high performance applications, the AV9110 offers ex-
tremely low jitter and excellent power supply rejection. The
one sigma jitter distribution is typically less than ±125ps.
For optimum performance, the device should be decoupled
with both a 2.2mF and a 0.1mF capacitor. Refer to
Recommended Board Layout diagram on page 8.
Power-On Reset
Upon power-up the internal latches are preset to provide the
following output clock frequencies (14.318 MHz reference
assumed):
Device
AV9110-01
AV9110-02
CLK output
25.175 MHz
25.175 MHz
CLK/X output
6.29 MHz
12.59 MHz
Output Enable
The
AV9110
outputs can be disabled with either the OE pin
or through serial programming. Setting the OE pin low tristates
CLK and CLK/X. Alternatively, setting bits D19 and D20
low in the serial word will tristate the two outputs. Both the
OE pin and D19 or D20 must be high to enable an output.
These preset default frequencies can be changed with a custom
metal mask, as can other attributes.
The actual numbers of these output clock frequencies
(14.318MHz reference assumed) are:
Device
AV9110-01
AV9110-02
CLK output
25.255 MHz
25.255 MHz
CLK/X output
6.31 MHz
12.63 MHz
Frequency Transition Glitches
The
AV9110
starts changing frequency on the rising edge of
the 24th serial clock. If the programming of any output
divider is changed, the output clock may glitch before locking
to the new frequency in less than 200µs with no output
glitches (no partial clock cycles).
and these are within 0.32%.
6