欢迎访问ic37.com |
会员登录 免费注册
发布采购

IC-MNEVALMN1D 参数 Datasheet PDF下载

IC-MNEVALMN1D图片预览
型号: IC-MNEVALMN1D
PDF下载: 下载PDF文件 查看货源
内容描述: 25位游标编码器, 3 -CH 。采样13位仙/ D插值 [25-BIT NONIUS ENCODER WITH 3-CH. SAMPLING 13-BIT Sin/D INTERPOLATION]
分类和应用: 编码器
文件页数/大小: 59 页 / 1705 K
品牌: ICHAUS [ IC-HAUS GMBH ]
 浏览型号IC-MNEVALMN1D的Datasheet PDF文件第31页浏览型号IC-MNEVALMN1D的Datasheet PDF文件第32页浏览型号IC-MNEVALMN1D的Datasheet PDF文件第33页浏览型号IC-MNEVALMN1D的Datasheet PDF文件第34页浏览型号IC-MNEVALMN1D的Datasheet PDF文件第36页浏览型号IC-MNEVALMN1D的Datasheet PDF文件第37页浏览型号IC-MNEVALMN1D的Datasheet PDF文件第38页浏览型号IC-MNEVALMN1D的Datasheet PDF文件第39页  
iC-MN 25-BIT NONIUS ENCODER  
WITH 3-CH. SAMPLING 13-BIT Sin/D INTERPOLATION  
Rev D1, Page 35/59  
TRACK OFFSET CALIBRATION  
SPO_N  
SPO_S  
Addr. 0x3B; bit 1:0  
Depending on the track resolution the offset values of  
the nonius and segment tracks (POV = Phase-Offset-  
Value) must be justified to the left in the SPO_N and  
SPO_S registers. These offsets are added to the con-  
version result of each track prior to synchronization  
and are instrumental in calibrating the track.  
Addr. 0x3A; bit 7:0  
Addr. 0x39; bit 7:5  
Addr. 0x39; bit 4:0  
Addr. 0x38; bit 7:0  
0x0000  
. . .  
Track Offset  
0x1FFF  
datalength defined by UBL_x+SBL_x  
Table 49: Track offsets for nonius and segment  
MSB  
POV_x  
LSB  
POV_x  
SPO_x  
register:  
0
0
0
Note: For nonius synchronization (see MODE_ST) it is  
important that the used tracks within the 2UBL_S+UBL_N  
master track periods have a shared zero crossing  
once. With SPO_S or SPO_N the segment and nonius  
tracks can be shifted to the master track accordingly.  
S: ADR 0x38, bit 0  
N: ADR 0x39, bit 5  
S: ADR 0x39, bit 4  
N: ADR 0x3B, bit 1  
Figure 14: SPO_x (x=S,N)  
 复制成功!