IBMN625404GT3B
IBMN625804GT3B
Preliminary
256Mb Double Data Rate Synchronous DRAM
Input/Output Functional Description
Symbol
Type
Function
Clock: CK and CK are differential clock inputs. All address and control input signals are sam-
pled on the crossing of the positive edge of CK and negative edge of CK. Output (read) data
is referenced to the crossings of CK and CK (both directions of crossing).
CK, CK
Input
Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and
device input buffers and output drivers. Taking CKE Low provides Precharge Power-Down
and Self Refresh operation (all banks idle), or Active Power-Down (row Active in any bank).
CKE is synchronous for power down entry and exit, and for self refresh entry. CKE is asyn-
chronous for self refresh exit. CKE must be maintained high throughout read and write
accesses. Input buffers, excluding CK, CK and CKE are disabled during power-down. Input
buffers, excluding CKE, are disabled during self refresh. The standard pinout includes one
CKE pin. Optional pinouts might include CKE1 on a different pin, in addition to CKE0, to facil-
itate independent power down control of stacked devices.
CKE, CKE0, CKE1
Input
Chip Select: All commands are masked when CS is registered high. CS provides for external
bank selection on systems with multiple banks. CS is considered part of the command code.
The standard pinout includes one CS pin. Optional pinouts might include CS1 on a different
pin, in addition to CS0, to allow upper or lower deck selection on stacked devices.
CS, CS0, CS1
RAS, CAS, WE
DM
Input
Input
Input
Command Inputs: RAS, CAS and WE (along with CS) define the command being entered.
Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM
is sampled high coincident with that input data during a Write access. DM is sampled on both
edges of DQS. Although DM pins are input only, the DM loading matches the DQ and DQS
loading. During a Read, DM can be driven high, low, or floated.
Bank Address Inputs: BA0 and BA1 define to which bank an Active, Read, Write or Pre-
charge command is being applied. BA0 and BA1 also determines if the mode register or
extended mode register is to be accessed during a MRS or EMRS cycle.
BA0, BA1
A0 - A12
Input
Input
Address Inputs: Provide the row address for Active commands, and the column address
and Auto Precharge bit for Read/Write commands, to select one location out of the memory
array in the respective bank. A10 is sampled during a Precharge command to determine
whether the Precharge applies to one bank (A10 low) or all banks (A10 high). If only one bank
is to be precharged, the bank is selected by BA0, BA1. The address inputs also provide the
op-code during a Mode Register Set command.
DQ
Input/Output
Input/Output
Data Input/Output: Data bus.
Data Strobe: Output with read data, input with write data. Edge-aligned with read data, cen-
tered in write data. Used to capture write data.
DQS
FET control: Optional. Output during every Read and Write access. Is provided to control
QFC
Output
isolation switches on modules. Open drain output. Pullup resistor connected to V
must be
DDQ
supplied at second level of assembly.
NC
NU
No Connect: No internal electrical connection is present.
Electrical connection is present. Should not be connected at second level of assembly.
V
Supply
Supply
Supply
Supply
Supply
DQ Power Supply: 2.5V ± 0.2V.
DQ Ground
DDQ
V
SSQ
V
Power Supply: 2.5V ± 0.2V.
Ground
DD
V
SS
V
SSTL_2 reference voltage: (V
/ 2) ± 1%.
DDQ
REF
©IBM Corporation. All rights reserved.
Use is further subject to the provisions at the end of this document.
29L0011.E36997B
1/01
Page 3 of 79