欢迎访问ic37.com |
会员登录 免费注册
发布采购

IBM0612804GT3B-8N 参数 Datasheet PDF下载

IBM0612804GT3B-8N图片预览
型号: IBM0612804GT3B-8N
PDF下载: 下载PDF文件 查看货源
内容描述: [DDR DRAM, 16MX8, 0.8ns, CMOS, PDSO66, 0.400 INCH, PLASTIC, TSOP2-66]
分类和应用: 动态存储器双倍数据速率光电二极管内存集成电路
文件页数/大小: 79 页 / 1362 K
品牌: IBM [ IBM ]
 浏览型号IBM0612804GT3B-8N的Datasheet PDF文件第3页浏览型号IBM0612804GT3B-8N的Datasheet PDF文件第4页浏览型号IBM0612804GT3B-8N的Datasheet PDF文件第5页浏览型号IBM0612804GT3B-8N的Datasheet PDF文件第6页浏览型号IBM0612804GT3B-8N的Datasheet PDF文件第8页浏览型号IBM0612804GT3B-8N的Datasheet PDF文件第9页浏览型号IBM0612804GT3B-8N的Datasheet PDF文件第10页浏览型号IBM0612804GT3B-8N的Datasheet PDF文件第11页  
Advance Rev 0.2
IBM0612404GT3B
IBM0612804GT3B
128Mb Double Data Rate Synchronous DRAM
Block Diagram (16Mb x 8)
Control Logic
CKEn
CK
CK
CSn
WE
CAS
RAS
QFC
generator
Command
Decode
DRVR
QFC
(Optional)
Bank1
Row-Address MUX
Bank0
Row-Address Latch
& Decoder
Bank2
Bank3
Clk
DLL
Mode
Registers
12
4096
Read Latch
Refresh Counter 12
8
8
MUX
8
DQS
Generator
Data
Sense Amplifiers
8192
Bank Control Logic
16
1
DQS
1
8
Receivers
DQ0-DQ7,
DM
DQS
Address Register
COLo
I/O Gating
DM Mask Logic
512
(x8)
Column
Decoder
9
16
16
Write
FIFO
&
Drivers
A0-A11,
BA0, BA1
2
14
Input
Register
1
Mask 1
2
1
1
8
8
2
8
16
8
clk clk
out in Data
COLo
10
Column-Address
Counter/Latch
1
Clk
COLo
1
Note:
This Functional Block Diagram is intended to facilitate user understanding of the operation of
the device; it does not represent an actual circuit implementation.
Note:
DM is a unidirectional signal (input only), but is internally loaded to match the load of the bidi-
rectional DQ and DQS signals.
06K0566.F39350
5/00
©IBM Corporation. All rights reserved.
Use is further subject to the provisions at the end of this document.
Drivers
12
Bank0
Memory
Array
(4096 x 512 x 16)
Page 7 of 79