欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6473434F16 参数 Datasheet PDF下载

HD6473434F16图片预览
型号: HD6473434F16
PDF下载: 下载PDF文件 查看货源
内容描述: 12伏不能应用于S -掩模模型(单电源规格) ,因为这可能会永久损坏设备。 [12 V must not be applied to the S-mask model (single-power-supply specification), as this may permanently damage the device.]
分类和应用: 外围集成电路微控制器可编程只读存储器时钟
文件页数/大小: 752 页 / 2557 K
品牌: HITACHI [ HITACHI SEMICONDUCTOR ]
 浏览型号HD6473434F16的Datasheet PDF文件第408页浏览型号HD6473434F16的Datasheet PDF文件第409页浏览型号HD6473434F16的Datasheet PDF文件第410页浏览型号HD6473434F16的Datasheet PDF文件第411页浏览型号HD6473434F16的Datasheet PDF文件第413页浏览型号HD6473434F16的Datasheet PDF文件第414页浏览型号HD6473434F16的Datasheet PDF文件第415页浏览型号HD6473434F16的Datasheet PDF文件第416页  
Bit 5—Clock Double (CKDBL): Controls frequency division of clock signals supplied to the on-  
chip supporting modules. For details, see section 6, Clock Pulse Generator.  
Bit 4—Reserved: This bit is reserved, but it can be written and read. Its initial value is 0.  
Bits 3 and 2—Wait Mode Select 1 and 0 (WMS1, WMS0)  
Bits 1 and 0—Wait Count 1 and 0 (WC1, WC0)  
These bits control insertion of wait states by the wait-state controller. For details, see section 5,  
Wait-State Controller.  
Notes: *1 For details on emulation protect, see section 19.4.8, Protect Modes.  
*2 For details on interrupt handling during programming and erasing of flash memory, see  
section 19.4.9, Interrupt Handling during Flash Memory Programming and Erasing.  
*3 RAM area that overlaps flash memory.  
383  
 复制成功!