欢迎访问ic37.com |
会员登录 免费注册
发布采购

MPC8572ELVTAULD 参数 Datasheet PDF下载

MPC8572ELVTAULD图片预览
型号: MPC8572ELVTAULD
PDF下载: 下载PDF文件 查看货源
内容描述: MPC8572E的PowerQUICC III集成处理器硬件规格 [MPC8572E PowerQUICC III Integrated Processor Hardware Specifications]
分类和应用: PC
文件页数/大小: 140 页 / 1412 K
品牌: FREESCALE [ Freescale ]
 浏览型号MPC8572ELVTAULD的Datasheet PDF文件第48页浏览型号MPC8572ELVTAULD的Datasheet PDF文件第49页浏览型号MPC8572ELVTAULD的Datasheet PDF文件第50页浏览型号MPC8572ELVTAULD的Datasheet PDF文件第51页浏览型号MPC8572ELVTAULD的Datasheet PDF文件第53页浏览型号MPC8572ELVTAULD的Datasheet PDF文件第54页浏览型号MPC8572ELVTAULD的Datasheet PDF文件第55页浏览型号MPC8572ELVTAULD的Datasheet PDF文件第56页  
Ethernet Management Interface Electrical Characteristics  
Table 44. MII Management AC Timing Specifications (continued)  
At recommended operating conditions with LVDD/TVDD of 3.3 V ± 5% or 2.5 V ± 5%.  
1
Parameter/Condition  
Symbol  
Min  
Typ  
Max  
Unit  
Notes  
ECn_MDIO to ECn_MDC hold time  
ECn_MDC rise time  
ECn_MDC fall time  
Notes:  
t
0
10  
10  
ns  
ns  
ns  
4
MDDXKH  
t
MDCR  
t
4
MDHF  
1. The symbols used for timing specifications herein follow the pattern of t  
(first two letters of functional block)(signal)(state)  
for inputs and t  
for outputs. For example, t  
(reference)(state)  
(first two letters of functional block)(reference)(state)(signal)(state)  
MDKHDX  
symbolizes management data timing (MD) for the time t  
from clock reference (K) high (H) until data outputs (D) are  
MDC  
invalid (X) or data hold time. Also, t  
symbolizes management data timing (MD) with respect to the time data input  
MDDVKH  
signals (D) reach the valid state (V) relative to the t  
clock reference (K) going to the high (H) state or setup time. For  
MDC  
rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).  
2. This parameter is dependent on the eTSEC system clock speed, which is half of the Platform Frequency (f  
). The actual  
CCB  
ECn_MDC output clock frequency for a specific eTSEC port can be programmed by configuring the MgmtClk bit field of  
MPC8572E’s MIIMCFG register, based on the platform (CCB) clock running for the device. The formula is: Platform  
Frequency (CCB)/(2*Frequency Divider determined by MIICFG[MgmtClk] encoding selection). For example, if  
MIICFG[MgmtClk] = 000 and the platform (CCB) is currently running at 533 MHz, f  
= 533/(2*4*8) = 533/64 = 8.3 MHz.  
MDC  
That is, for a system running at a particular platform frequency (f  
), the ECn_MDC output clock frequency can be  
CCB  
programmed between maximum f  
= f  
/64 and minimum f  
= f  
/448. Refer to MPC8572E reference manual’s  
MDC  
CCB  
MDC  
CCB  
MIIMCFG register section for more detail.  
3. The maximum ECn_MDC output clock frequency is defined based on the maximum platform frequency for MPC8572E  
(600 MHz) divided by 64, while the minimum ECn_MDC output clock frequency is defined based on the minimum platform  
frequency for MPC8572E (400 MHz) divided by 448, following the formula described in Note 2 above. The typical  
ECn_MDC output clock frequency of 2.5 MHz is shown for reference purpose per IEEE 802.3 specification.  
4. Guaranteed by design.  
5. t  
is the platform (CCB) clock.  
plb_clk  
Figure 28 shows the MII management AC timing diagram.  
t
t
MDCR  
MDC  
ECn_MDC  
t
t
MDCF  
MDCH  
ECn_MDIO  
(Input)  
t
MDDVKH  
t
MDDXKH  
ECn_MDIO  
(Output)  
t
MDKHDX  
Figure 28. MII Management Interface Timing Diagram  
MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 4  
Freescale Semiconductor  
52  
 复制成功!