欢迎访问ic37.com |
会员登录 免费注册
发布采购

MK20DX64VLH5 参数 Datasheet PDF下载

MK20DX64VLH5图片预览
型号: MK20DX64VLH5
PDF下载: 下载PDF文件 查看货源
内容描述: K20次家庭 [K20 Sub-Family]
分类和应用:
文件页数/大小: 62 页 / 1753 K
品牌: FREESCALE [ Freescale ]
 浏览型号MK20DX64VLH5的Datasheet PDF文件第42页浏览型号MK20DX64VLH5的Datasheet PDF文件第43页浏览型号MK20DX64VLH5的Datasheet PDF文件第44页浏览型号MK20DX64VLH5的Datasheet PDF文件第45页浏览型号MK20DX64VLH5的Datasheet PDF文件第47页浏览型号MK20DX64VLH5的Datasheet PDF文件第48页浏览型号MK20DX64VLH5的Datasheet PDF文件第49页浏览型号MK20DX64VLH5的Datasheet PDF文件第50页  
Peripheral operating requirements and behaviors  
Table 31. USB VREG electrical specifications  
(continued)  
Typ.1  
Symbol Description  
Min.  
1.76  
1
Max.  
8.16  
100  
Unit  
μF  
Notes  
COUT  
ESR  
External output capacitor  
2.2  
External output capacitor equivalent series  
resistance  
mΩ  
ILIM  
Short circuit current  
290  
mA  
1. Typical values assume VREGIN = 5.0 V, Temp = 25 °C unless otherwise stated.  
2. Operating in pass-through mode: regulator output voltage equal to the input voltage minus a drop proportional to ILoad  
.
6.8.4 DSPI switching specifications (limited voltage range)  
The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with  
master and slave operations. Many of the transfer attributes are programmable. The tables  
below provide DSPI timing characteristics for classic SPI timing modes. Refer to the  
DSPI chapter of the Reference Manual for information on the modified transfer formats  
used for communicating with slower peripheral devices.  
Table 32. Master mode DSPI timing (limited voltage range)  
Num  
Description  
Min.  
2.7  
Max.  
3.6  
25  
Unit  
V
Notes  
Operating voltage  
Frequency of operation  
MHz  
ns  
DS1  
DS2  
DS3  
DSPI_SCK output cycle time  
DSPI_SCK output high/low time  
DSPI_PCSn valid to DSPI_SCK delay  
2 x tBUS  
(tSCK/2) − 2 (tSCK/2) + 2  
ns  
ns  
(tBUS x 2) −  
2
1
2
DS4  
DSPI_SCK to DSPI_PCSn invalid delay  
(tBUS x 2) −  
2
ns  
DS5  
DS6  
DS7  
DS8  
DSPI_SCK to DSPI_SOUT valid  
DSPI_SCK to DSPI_SOUT invalid  
DSPI_SIN to DSPI_SCK input setup  
DSPI_SCK to DSPI_SIN input hold  
0
8
ns  
ns  
ns  
ns  
14  
0
1. The delay is programmable in SPIx_CTARn[PSSCK] and SPIx_CTARn[CSSCK].  
2. The delay is programmable in SPIx_CTARn[PASC] and SPIx_CTARn[ASC].  
K20 Sub-Family Data Sheet, Rev. 4 5/2012.  
46  
Freescale Semiconductor, Inc.  
 复制成功!