欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S12P64CFT 参数 Datasheet PDF下载

MC9S12P64CFT图片预览
型号: MC9S12P64CFT
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器 [Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 566 页 / 7414 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC9S12P64CFT的Datasheet PDF文件第370页浏览型号MC9S12P64CFT的Datasheet PDF文件第371页浏览型号MC9S12P64CFT的Datasheet PDF文件第372页浏览型号MC9S12P64CFT的Datasheet PDF文件第373页浏览型号MC9S12P64CFT的Datasheet PDF文件第375页浏览型号MC9S12P64CFT的Datasheet PDF文件第376页浏览型号MC9S12P64CFT的Datasheet PDF文件第377页浏览型号MC9S12P64CFT的Datasheet PDF文件第378页  
Serial Communication Interface (S12SCIV5)  
Table 11-11. SCISR1 Field Descriptions (continued)  
Field  
Description  
3
Overrun Flag — OR is set when software fails to read the SCI data register before the receive shift register  
OR  
receives the next frame. The OR bit is set immediately after the stop bit has been completely received for the  
second frame. The data in the shift register is lost, but the data already in the SCI data registers is not affected.  
Clear OR by reading SCI status register 1 (SCISR1) with OR set and then reading SCI data register low  
(SCIDRL).  
0 No overrun  
1 Overrun  
Note: OR flag may read back as set when RDRF flag is clear. This may happen if the following sequence of  
events occurs:  
1. After the first frame is received, read status register SCISR1 (returns RDRF set and OR flag clear);  
2. Receive second frame without reading the first frame in the data register (the second frame is not  
received and OR flag is set);  
3. Read data register SCIDRL (returns first frame and clears RDRF flag in the status register);  
4. Read status register SCISR1 (returns RDRF clear and OR set).  
Event 3 may be at exactly the same time as event 2 or any time after. When this happens, a dummy  
SCIDRL read following event 4 will be required to clear the OR flag if further frames are to be received.  
2
Noise Flag — NF is set when the SCI detects noise on the receiver input. NF bit is set during the same cycle as  
NF  
the RDRF flag but does not get set in the case of an overrun. Clear NF by reading SCI status register 1(SCISR1),  
and then reading SCI data register low (SCIDRL).  
0 No noise  
1 Noise  
1
Framing Error Flag — FE is set when a logic 0 is accepted as the stop bit. FE bit is set during the same cycle  
FE  
as the RDRF flag but does not get set in the case of an overrun. FE inhibits further data reception until it is  
cleared. Clear FE by reading SCI status register 1 (SCISR1) with FE set and then reading the SCI data register  
low (SCIDRL).  
0 No framing error  
1 Framing error  
0
Parity Error Flag — PF is set when the parity enable bit (PE) is set and the parity of the received data does not  
PF  
match the parity type bit (PT). PF bit is set during the same cycle as the RDRF flag but does not get set in the  
case of an overrun. Clear PF by reading SCI status register 1 (SCISR1), and then reading SCI data register low  
(SCIDRL).  
0 No parity error  
1 Parity error  
11.3.2.8 SCI Status Register 2 (SCISR2)  
Module Base + 0x0005  
7
6
5
4
3
2
1
0
R
W
0
0
RAF  
AMAP  
TXPOL  
RXPOL  
BRK13  
TXDIR  
Reset  
0
0
0
0
0
0
0
0
= Unimplemented or Reserved  
Figure 11-11. SCI Status Register 2 (SCISR2)  
S12P-Family Reference Manual, Rev. 1.13  
Read: Anytime  
374  
Freescale Semiconductor  
 复制成功!