欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S12P64CFT 参数 Datasheet PDF下载

MC9S12P64CFT图片预览
型号: MC9S12P64CFT
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器 [Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 566 页 / 7414 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC9S12P64CFT的Datasheet PDF文件第270页浏览型号MC9S12P64CFT的Datasheet PDF文件第271页浏览型号MC9S12P64CFT的Datasheet PDF文件第272页浏览型号MC9S12P64CFT的Datasheet PDF文件第273页浏览型号MC9S12P64CFT的Datasheet PDF文件第275页浏览型号MC9S12P64CFT的Datasheet PDF文件第276页浏览型号MC9S12P64CFT的Datasheet PDF文件第277页浏览型号MC9S12P64CFT的Datasheet PDF文件第278页  
Freescale’s Scalable Controller Area Network (S12MSCANV3)  
Table 8-23. CANIDAR4–CANIDAR7 Register Field Descriptions  
Field  
Description  
7-0  
AC[7:0]  
Acceptance Code Bits — AC[7:0] comprise a user-defined sequence of bits with which the corresponding bits  
of the related identifier register (IDRn) of the receive message buffer are compared. The result of this comparison  
is then masked with the corresponding identifier mask register.  
8.3.2.18 MSCAN Identifier Mask Registers (CANIDMR0–CANIDMR7)  
The identifier mask register specifies which of the corresponding bits in the identifier acceptance register  
are relevant for acceptance filtering. To receive standard identifiers in 32 bit filter mode, it is required to  
program the last three bits (AM[2:0]) in the mask registers CANIDMR1 and CANIDMR5 to “don’t care.”  
To receive standard identifiers in 16 bit filter mode, it is required to program the last three bits (AM[2:0])  
in the mask registers CANIDMR1, CANIDMR3, CANIDMR5, and CANIDMR7 to “don’t care.”  
Module Base + 0x0014 to Module Base + 0x0017  
Access: User read/write(1)  
7
6
5
4
3
2
1
0
R
W
AM7  
AM6  
AM5  
AM4  
AM3  
AM2  
AM1  
AM0  
Reset  
0
0
0
0
0
0
0
0
Figure 8-22. MSCAN Identifier Mask Registers (First Bank) — CANIDMR0–CANIDMR3  
1. Read: Anytime  
Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1)  
Table 8-24. CANIDMR0–CANIDMR3 Register Field Descriptions  
Field  
Description  
7-0  
AM[7:0]  
Acceptance Mask Bits — If a particular bit in this register is cleared, this indicates that the corresponding bit in  
the identifier acceptance register must be the same as its identifier bit before a match is detected. The message  
is accepted if all such bits match. If a bit is set, it indicates that the state of the corresponding bit in the identifier  
acceptance register does not affect whether or not the message is accepted.  
0 Match corresponding acceptance code register and identifier bits  
1 Ignore corresponding acceptance code register bit  
Module Base + 0x001C to Module Base + 0x001F  
Access: User read/write(1)  
7
6
5
4
3
2
1
0
R
W
AM7  
AM6  
AM5  
AM4  
AM3  
AM2  
AM1  
AM0  
Reset  
0
0
0
0
0
0
0
0
Figure 8-23. MSCAN Identifier Mask Registers (Second Bank) — CANIDMR4–CANIDMR7  
S12P-Family Reference Manual, Rev. 1.13  
274  
Freescale Semiconductor  
 复制成功!