欢迎访问ic37.com |
会员登录 免费注册
发布采购

68HC912DG128PV8 参数 Datasheet PDF下载

68HC912DG128PV8图片预览
型号: 68HC912DG128PV8
PDF下载: 下载PDF文件 查看货源
内容描述: M68HC12微控制器 [M68HC12 Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 452 页 / 3509 K
品牌: FREESCALE [ Freescale ]
 浏览型号68HC912DG128PV8的Datasheet PDF文件第162页浏览型号68HC912DG128PV8的Datasheet PDF文件第163页浏览型号68HC912DG128PV8的Datasheet PDF文件第164页浏览型号68HC912DG128PV8的Datasheet PDF文件第165页浏览型号68HC912DG128PV8的Datasheet PDF文件第167页浏览型号68HC912DG128PV8的Datasheet PDF文件第168页浏览型号68HC912DG128PV8的Datasheet PDF文件第169页浏览型号68HC912DG128PV8的Datasheet PDF文件第170页  
Freescale Semiconductor, Inc.  
Clock Functions  
11.6.3 STOP Exit and Fast STOP Recovery  
Stop mode is entered when a STOP instruction is executed. Recovery  
from STOP depends primarily on the state of the three status bits  
NOLHM, CME & DLY.  
The DLY bit controls the duration of the waiting period between the  
actual exit for some key blocks (e.g. clock monitor, clock generators) and  
the effective exit from stop for all the rest of the MCU. DLY=1 enables  
the 13-stage counter to generate a 4096 count delay. DLY=0 selects no  
delay. As the XCLK is derived from the slow mode divider, the value in  
the SLOW register modifies the actual delay time.  
NOTE: DLY=0 is only recommended when there is a good signal available  
at the EXTAL pin (e.g. an external square wave source).  
STOP mode is exited with an external reset, an external interrupt from  
IRQ or XIRQ, a Key Wake-Up interrupt from port J or port H, or an  
MSCAN Wake-Up interrupt.  
Technical Data  
MC68HC912DG128 — Rev 3.0  
Clock Functions  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!