3.7 Serial Peripheral Interface (SPI) Timing
1
Table 3-12 SPI Timing
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0–3.6 V, TA = –40° to +85°C, CL ≤ 50pF, fOP = 80MHz
Characteristic
Symbol
Min
Max
Unit
See Figure
Cycle time
Master
Slave
tC
3-19-3-22
50
25
—
—
ns
ns
Enable lead time
Master
Slave
tELD
tELG
tCH
tCL
3-22
3-22
—
25
—
—
ns
ns
Enable lag time
Master
Slave
—
100
—
—
ns
ns
Clock (SCK) high time
Master
Slave
3-19, 3-20, 3-21,
17.6
12.5
—
—
ns
ns
3-22
Clock (SCK) low time
Master
Slave
3-22
24.1
25
—
—
ns
ns
Data set-up time required for inputs
Master
Slave
tDS
tDH
tA
3-19, 3-20, 3-21,
20
0
—
—
ns
ns
3-22
Data hold time required for inputs
Master
Slave
3-19, 3-20, 3-21,
0
2
—
—
ns
ns
3-22
Access time (time to data active from
high-impedance state)
Slave
3-22
3-22
4.8
3.7
15
ns
ns
Disable time (hold time to high-impedance state)
Slave
tD
15.2
Data Valid for outputs
Master
Slave (after enable edge)
tDV
3-19, 3-20, 3-21,
—
—
4.5
20.4
ns
ns
3-22
Data invalid
Master
Slave
tDI
tR
tF
3-19, 3-20, 3-21,
0
0
—
—
ns
ns
3-22
Rise time
Master
Slave
3-19, 3-20, 3-21,
—
—
11.5
10.0
ns
ns
3-22
Fall time
Master
Slave
3-19, 3-20, 3-21,
—
—
9.7
9.0
ns
ns
3-22
1. Parameters listed are guaranteed by design.
56F807 Technical Data Technical Data, Rev. 16
38
Freescale Semiconductor