F75386
(a) SMBus write to internal address register followed by the data byte
0
7
8
0
7
8
SCL
SDA
1
0
0
1
1
0
0
R/W
D7
D6
D5
D4
D3
D2
D1
D0
Start By
Master
Ack
by
Ack
by
Frame 1
Frame 2
386
386
Serial Bus Address Byte
Internal Index Register Byte
0
7
8
SCL (Continued)
SDA (Continued)
D7
D6
D5
D4
D3
D2
D1
D0
Stop
by
Master
Frame 3
Data Byte
Figure 1. Serial Bus Write to Internal Address Register followed by the Data Byte
(b) Serial bus write to internal address register only
0
1
7
8
0
7
8
SCL
SDA
0
0
1
1
0
0
R/W
D7
D6
D5
D4
D3
D2
D1
D0
Start By
Master
Ack
by
Stop by
Master
Ack
by
Frame 1
Serial Bus Address Byte
Frame 2
Internal Index Register Byte
386
386
0
Figure 2. Serial Bus Write to Internal Address Register Only
(c) Serial bus read from a register with the internal address register prefer to desired location
0
7
8
0
7
8
SCL
SDA
1
0
0
1
1
0
0
R/W
D7
D6
D5
D4
D3
D2
D1
D0
Start By
Master
Ack
by
Master
Ack
by
Stop by
Master
Frame 1
Serial Bus Address Byte
Frame 2
Internal Index Register Byte
386
0
Figure 3. Serial Bus Read from Internal Address Register
(d) Alert Response Address
0
7
8
0
0
7
0
8
SCL
SDA
0
0
0
1
1
0
0
R/W
1
0
0
1
1
0
Start By
Master
Ack
by
Master
Ack
by
Stop by
Master
Frame 1
Alert Response Address
Frame 2
Device Address
386
0
Figure 4. Alert Response Address
-4-
F75386
July, 2007
V0.27P