ESMT
12. About Burst Type Control
M12L128168A
At MRS A3 = “0”. See the BURST SEQUENCE TABLE. (BL = 4,8)
Sequential Counting
BL = 1, 2, 4, 8 and full page.
Basic
MODE
At MRS A3 = “1”. See the BURST SEQUENCE TABLE. (BL = 4,8)
BL = 4, 8 At BL =1, 2 interleave Counting = Sequential Counting
Interleave Counting
Every cycle Read/Write Command with random column address can realize Random
Column Access.
Random Random Column Access
MODE
tCCD = 1 CLK
That is similar to Extended Data Out (EDO) Operation of conventional DRAM.
13. About Burst Length Control
At MRS A210 = “000”
1
2
At auto precharge . tRAS should not be violated.
At MRS A210 = “001”
At auto precharge . tRAS should not be violated.
Basic
MODE
4
8
At MRS A210 = “010”
At MRS A210 = “011”
At MRS A210 = “111”
Full Page
At the end of the burst length , burst is warp-around.
At MRS A9 = “1”
Special
MODE
BRSW
Read burst = 1,2,4,8, full page write burst =1
At auto precharge of write, tRAS should not be violated.
tBDL = 1, Valid DQ after burst stop is 1, 2 for CAS latency 2, 3 respectively.
Random
MODE
Burst Stop
Using burst stop command, any burst length control is possible.
Before the end of burst. Row precharge command of the same bank stops read /write burst
with auto precharge.
RAS Interrupt
(Interrupted by
Precharge)
tRDL = 1 with DQM , Valid DQ after burst stop is 1, 2 for CAS latency 2, 3 respectively.
During read/write burst with auto precharge, RAS interrupt can not be issued.
Interrupt
MODE
Before the end of burst, new read/write stops read/write burst and starts new read/write
burst.
During read/write burst with auto precharge, CAS interrupt can not be issued.
CAS Interrupt
Elite Semiconductor Memory Technology Inc.
Publication Date: Oct. 2006
Revision: 2.0 23/43