欢迎访问ic37.com |
会员登录 免费注册
发布采购

F25S04PA-86DG 参数 Datasheet PDF下载

F25S04PA-86DG图片预览
型号: F25S04PA-86DG
PDF下载: 下载PDF文件 查看货源
内容描述: 2.5V只有4兆位串行闪存,带有双输出 [2.5V Only 4 Mbit Serial Flash Memory with Dual Output]
分类和应用: 闪存
文件页数/大小: 34 页 / 382 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号F25S04PA-86DG的Datasheet PDF文件第1页浏览型号F25S04PA-86DG的Datasheet PDF文件第2页浏览型号F25S04PA-86DG的Datasheet PDF文件第3页浏览型号F25S04PA-86DG的Datasheet PDF文件第5页浏览型号F25S04PA-86DG的Datasheet PDF文件第6页浏览型号F25S04PA-86DG的Datasheet PDF文件第7页浏览型号F25S04PA-86DG的Datasheet PDF文件第8页浏览型号F25S04PA-86DG的Datasheet PDF文件第9页  
ESMT  
(Preliminary)  
F25S04PA  
„ PIN DESCRIPTION  
Symbol  
Pin Name  
Functions  
To provide the timing for serial input and  
output operations  
SCK  
Serial Clock  
To transfer commands, addresses or data  
serially into the device.  
SI  
Serial Data Input  
Data is latched on the rising edge of SCK.  
To transfer data serially out of the device.  
SO  
CE  
WP  
Serial Data Output  
Chip Enable  
Data is shifted out on the falling edge of  
SCK.  
To activate the device when CE is low.  
The Write Protect ( WP ) pin is used to  
enable/disable BPL bit in the status  
register.  
Write Protect  
To temporality stop serial communication  
with SPI flash memory without resetting  
the device.  
Hold  
HOLD  
VDD  
VSS  
Power Supply  
Ground  
To provide power.  
„ FUNCTIONAL BLOCK DIAGRAM  
Flash  
Address  
Buffers  
and  
X-Decoder  
Latches  
Y-Decoder  
I/O Butters  
Control Logic  
and  
Data Latches  
Serial Interface  
CE  
SCK  
SO  
WP  
HOLD  
SI  
Elite Semiconductor Memory Technology Inc.  
Publication Date: May 2009  
Revision: 0.2  
4/34  
 复制成功!