欢迎访问ic37.com |
会员登录 免费注册
发布采购

F25L08QA-50PG2S 参数 Datasheet PDF下载

F25L08QA-50PG2S图片预览
型号: F25L08QA-50PG2S
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash, 8MX1, PDSO8, 0.150 INCH, 1.27 MM PITCH, ROHS COMPLIANT, SOIC-8]
分类和应用: 时钟光电二极管内存集成电路
文件页数/大小: 43 页 / 355 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号F25L08QA-50PG2S的Datasheet PDF文件第21页浏览型号F25L08QA-50PG2S的Datasheet PDF文件第22页浏览型号F25L08QA-50PG2S的Datasheet PDF文件第23页浏览型号F25L08QA-50PG2S的Datasheet PDF文件第24页浏览型号F25L08QA-50PG2S的Datasheet PDF文件第26页浏览型号F25L08QA-50PG2S的Datasheet PDF文件第27页浏览型号F25L08QA-50PG2S的Datasheet PDF文件第28页浏览型号F25L08QA-50PG2S的Datasheet PDF文件第29页  
ESMT  
F25L08QA (2S)  
Write Enable (WREN)  
The Write Enable (WREN) instruction sets the Write-Enable-  
Latch bit in the Software Status Register to 1 allowing Write  
operations to occur.  
(Program/Erase) operation. CE must be driven high before the  
WREN instruction is executed.  
The WREN instruction must be executed prior to any Write  
CE  
0 1 2 3 4 5 6 7  
MODE3  
MODE0  
SCK  
SI  
06  
MSB  
HIGH IMPENANCE  
SO  
Figure 19: Write Enable (WREN) Sequence  
Write Disable (WRDI)  
The Write Disable (WRDI) instruction resets the Write-Enable-  
Latch bit to 0 disabling any new Write operations from occurring  
or exits from OTP mode to normal mode.  
CE must be driven high before the WRDI instruction is  
executed.  
CE  
0 1 2 3 4 5 6 7  
MODE3  
SCK  
SI  
MODE0  
04  
MSB  
HIGH IMPENANCE  
SO  
Figure 20: Write Disable (WRDI) Sequence  
Elite Semiconductor Memory Technology Inc.  
Publication Date: Nov. 2013  
Revision: 1.2 25/43  
 复制成功!