欢迎访问ic37.com |
会员登录 免费注册
发布采购

S1D13506 参数 Datasheet PDF下载

S1D13506图片预览
型号: S1D13506
PDF下载: 下载PDF文件 查看货源
内容描述: S1D13506彩色LCD / CRT / TV控制器 [S1D13506 Color LCD/CRT/TV Controller]
分类和应用: 电视控制器
文件页数/大小: 696 页 / 5934 K
品牌: EPSON [ EPSON COMPANY ]
 浏览型号S1D13506的Datasheet PDF文件第595页浏览型号S1D13506的Datasheet PDF文件第596页浏览型号S1D13506的Datasheet PDF文件第597页浏览型号S1D13506的Datasheet PDF文件第598页浏览型号S1D13506的Datasheet PDF文件第600页浏览型号S1D13506的Datasheet PDF文件第601页浏览型号S1D13506的Datasheet PDF文件第602页浏览型号S1D13506的Datasheet PDF文件第603页  
Epson Research and Development  
Page 19  
Vancouver Design Center  
4.5 MPC821 Chip Select Configuration  
Chip select 4 is used to control the S1D13506. The following options are selected in the  
base address register (BR4):  
BA[0:16] = 0000 0000 0100 0000 0 set starting address of S1D13506 to 40 0000h.  
AT[0:2] = 0 ignore address type bits.  
PS[0:1] = 1:0 memory port size is 16-bit.  
PARE = 0 disable parity checking.  
WP = 0 disable write protect.  
MS[0:1] = 0:0 select General Purpose Chip Select module to control this chip select.  
V = 1 set valid bit to enable chip select.  
The following options were selected in the option register (OR4):  
AM[0:16] = 1111 1111 1100 0000 0 mask all but upper 10 address bits; S1D13506  
consumes 4M byte of address space.  
ATM[0:2] = 0 ignore address type bits.  
CSNT = 0 normal CS/WE negation.  
ACS[0:1] = 1:1 delay CS assertion by ½ clock cycle from address lines.  
BI = 0 do not assert Burst Inhibit.  
SCY[0:3] = 0 wait state selection; this field is ignored since external transfer acknowl-  
edge is used; see SETA below.  
SETA = 1 the S1D13506 generates an external transfer acknowledge using the  
WAIT# line.  
TRLX = 0 normal timing.  
EHTR = 0 normal timing.  
Interfacing to the Motorola MPC821 Microprocessor  
Issue Date: 01/02/08  
S1D13506  
X25B-G-008-03  
 复制成功!