欢迎访问ic37.com |
会员登录 免费注册
发布采购

S1D13506 参数 Datasheet PDF下载

S1D13506图片预览
型号: S1D13506
PDF下载: 下载PDF文件 查看货源
内容描述: S1D13506彩色LCD / CRT / TV控制器 [S1D13506 Color LCD/CRT/TV Controller]
分类和应用: 电视控制器
文件页数/大小: 696 页 / 5934 K
品牌: EPSON [ EPSON COMPANY ]
 浏览型号S1D13506的Datasheet PDF文件第587页浏览型号S1D13506的Datasheet PDF文件第588页浏览型号S1D13506的Datasheet PDF文件第589页浏览型号S1D13506的Datasheet PDF文件第590页浏览型号S1D13506的Datasheet PDF文件第592页浏览型号S1D13506的Datasheet PDF文件第593页浏览型号S1D13506的Datasheet PDF文件第594页浏览型号S1D13506的Datasheet PDF文件第595页  
Epson Research and Development  
Page 11  
Vancouver Design Center  
If a peripheral is not capable of supporting burst cycles, it can assert Burst Inhibit (BI)  
simultaneously with TA, and the processor will revert to normal bus cycles for the  
remaining data transfers.  
Burst cycles are mainly intended to facilitate cache line fills from program or data memory.  
They are normally not used for transfers to/from IO peripheral devices such as the  
S1D13506, therefore the interfaces described in this document do not attempt to support  
burst cycles. However, the example interfaces include circuitry to detect the assertion of  
BDIP and respond with BI if caching is accidently enabled for the S1D13506 address space.  
2.3 Memory Controller Module  
2.3.1 General-Purpose Chip Select Module (GPCM)  
The General-Purpose Chip Select Module (GPCM) is used to control memory and  
peripheral devices which do not require special timing or address multiplexing. In addition  
to the chip select output, it can generate active-low Output Enable (OE) and Write Enable  
(WE) signals compatible with most memory and x86-style peripherals. The MPC821 bus  
controller also provides a Read/Write (RD/WR) signal which is compatible with most 68K  
peripherals.  
The GPCM is controlled by the values programmed into the Base Register (BR) and Option  
Register (OR) of the respective chip select. The Option Register sets the base address, the  
block size of the chip select, and controls the following timing parameters:  
The ACS bit field allows the chip select assertion to be delayed by 0, ¼, or ½ clock  
cycle with respect to the address bus valid.  
The CSNT bit causes chip select and WE to be negated ½ clock cycle earlier than  
normal.  
The TRLX (relaxed timing) bit will insert an additional one clock delay between  
assertion of the address bus and chip select. This accommodates memory and  
peripherals with long setup times.  
The EHTR (Extended hold time) bit will insert an additional 1 clock delay on the first  
access to a chip select.  
Up to 15 wait states may be inserted, or the peripheral can terminate the bus cycle itself  
by asserting TA (Transfer Acknowledge).  
Any chip select may be programmed to assert BI (Burst Inhibit) automatically when its  
memory space is addressed by the processor core.  
Interfacing to the Motorola MPC821 Microprocessor  
Issue Date: 01/02/08  
S1D13506  
X25B-G-008-03  
 复制成功!