欢迎访问ic37.com |
会员登录 免费注册
发布采购

EDS5104ABTA-7A 参数 Datasheet PDF下载

EDS5104ABTA-7A图片预览
型号: EDS5104ABTA-7A
PDF下载: 下载PDF文件 查看货源
内容描述: 512M位的SDRAM [512M bits SDRAM]
分类和应用: 动态存储器
文件页数/大小: 52 页 / 558 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EDS5104ABTA-7A的Datasheet PDF文件第37页浏览型号EDS5104ABTA-7A的Datasheet PDF文件第38页浏览型号EDS5104ABTA-7A的Datasheet PDF文件第39页浏览型号EDS5104ABTA-7A的Datasheet PDF文件第40页浏览型号EDS5104ABTA-7A的Datasheet PDF文件第42页浏览型号EDS5104ABTA-7A的Datasheet PDF文件第43页浏览型号EDS5104ABTA-7A的Datasheet PDF文件第44页浏览型号EDS5104ABTA-7A的Datasheet PDF文件第45页  
EDS5104ABTA, EDS5108ABTA, EDS5116ABTA  
DQM Control  
The DQM mask the DQ data. The UDQM and LDQM mask the upper and lower bytes of the DQ data, respectively.  
The timing of UDQM/LDQM is different during reading and writing.  
Reading  
When data is read, the output buffer can be controlled by DQM. By setting DQM to Low, the output buffer becomes  
Low-Z, enabling data output. By setting DQM to High, the output buffer becomes High-Z, and the corresponding  
data is not output. However, internal reading operations continue. The latency of DQM during reading is 2 clocks.  
Writing  
Input data can be masked by DQM. By setting DQM to Low, data can be written. In addition, when DQM is set to  
High, the corresponding data is not written, and the previous data is held. The latency of DQM during writing is 0  
clock.  
CLK  
DQM  
High-Z  
DQ  
out 0  
out 1  
out 3  
lDOD = 2 Latency  
Reading  
CLK  
DQM  
DQ  
in 3  
in 0  
in 1  
lDID = 0 Latency  
Writing  
Preliminary Data Sheet E0250E10 (Ver. 1.0)  
41  
 复制成功!