欢迎访问ic37.com |
会员登录 免费注册
发布采购

DS2154LN 参数 Datasheet PDF下载

DS2154LN图片预览
型号: DS2154LN
PDF下载: 下载PDF文件 查看货源
内容描述: 增强型E1单芯片收发器 [Enhanced E1 Single Chip Transceiver]
分类和应用: 数字传输控制器电信集成电路电信电路PC
文件页数/大小: 87 页 / 1103 K
品牌: DALLAS [ DALLAS SEMICONDUCTOR ]
 浏览型号DS2154LN的Datasheet PDF文件第19页浏览型号DS2154LN的Datasheet PDF文件第20页浏览型号DS2154LN的Datasheet PDF文件第21页浏览型号DS2154LN的Datasheet PDF文件第22页浏览型号DS2154LN的Datasheet PDF文件第24页浏览型号DS2154LN的Datasheet PDF文件第25页浏览型号DS2154LN的Datasheet PDF文件第26页浏览型号DS2154LN的Datasheet PDF文件第27页  
DS2154  
RCR2: RECEIVE CONTROL REGISTER 2 (Address=11 Hex)  
(MSB)  
(LSB)  
Sa8S  
Sa7S  
Sa6S  
Sa5S  
Sa4S  
RBCS  
RESE  
-
SYMBOL  
POSITION NAME AND DESCRIPTION  
Sa8S  
Sa7S  
Sa6S  
Sa5S  
Sa4S  
RBCS  
RESE  
-
RCR2.7  
RCR2.6  
RCR2.5  
RCR2.4  
RCR2.3  
RCR2.2  
RCR2.1  
RCR2.0  
Sa8 Bit Select. Set to 1 to have RLCLK pulse at the Sa8 bit  
position; set to 0 to force RLCLK low during Sa8 bit position.  
See Section 13 for timing details.  
Sa7 Bit Select. Set to 1 to have RLCLK pulse at the Sa7 bit  
position; set to 0 to force RLCLK low during Sa7 bit position.  
See Section 13 for timing details.  
Sa6 Bit Select. Set to 1 to have RLCLK pulse at the Sa6 bit  
position; set to 0 to force RLCLK low during Sa6 bit position.  
See Section 13 for timing details.  
Sa5 Bit Select. Set to 1 to have RLCLK pulse at the Sa5 bit  
position; set to 0 to force RLCLK low during Sa5 bit position.  
See Section 13 for timing details.  
Sa4 Bit Select. Set to 1 to have RLCLK pulse at the Sa4 bit  
position; set to 0 to force RLCLK low during Sa4 bit position.  
See Section 13 for timing details.  
Receive Side Backplane Clock Select.  
0=if RSYSCLK is 1.544 MHz  
1=if RSYSCLK is 2.048 MHz  
Receive Side Elastic Store Enable.  
0=elastic store is bypassed  
1=elastic store is enabled  
Not Assigned. Should be set to 0 when written.  
23 of 87  
 复制成功!